Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2005 Embedded Alley Solutions, Inc. |
| 3 | * Dan Malek <dan@embeddedalley.com> |
| 4 | * Copied from STx GP3. |
| 5 | * Updates for Silicon Tx GP3 SSA board. |
| 6 | * |
| 7 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 8 | * Xianghua Xiao <X.Xiao@motorola.com> |
| 9 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 10 | * SPDX-License-Identifier: GPL-2.0+ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | /* mpc8560ads board configuration file */ |
| 14 | /* please refer to doc/README.mpc85xx for more info */ |
| 15 | /* make sure you change the MAC address and other network params first, |
| 16 | * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file |
| 17 | */ |
| 18 | |
| 19 | #ifndef __CONFIG_H |
| 20 | #define __CONFIG_H |
| 21 | |
| 22 | /* High Level Configuration Options */ |
| 23 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 24 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 25 | #define CONFIG_CPM2 1 /* has CPM2 */ |
| 26 | #define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/ |
Kumar Gala | 75639e0 | 2008-06-11 00:44:10 -0500 | [diff] [blame] | 27 | #define CONFIG_MPC8560 1 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 28 | |
Wolfgang Denk | f0ed565 | 2011-07-25 15:15:44 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 30 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 31 | #define CONFIG_PCI /* PCI ethernet support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 32 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 33 | #define CONFIG_TSEC_ENET /* tsec ethernet support*/ |
| 34 | #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 35 | #define CONFIG_ENV_OVERWRITE |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 36 | |
Kumar Gala | a3b76c5 | 2008-01-16 09:11:53 -0600 | [diff] [blame] | 37 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 38 | |
| 39 | /* sysclk for MPC85xx |
| 40 | */ |
| 41 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 43 | |
| 44 | /* Blinkin' LEDs for Robert :-) |
| 45 | */ |
| 46 | #define CONFIG_SHOW_ACTIVITY 1 |
| 47 | |
| 48 | /* |
| 49 | * These can be toggled for performance analysis, otherwise use default. |
| 50 | */ |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 51 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 52 | #define CONFIG_BTB /* toggle branch predition */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 53 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 54 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 55 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 56 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 57 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ |
| 58 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 59 | |
| 60 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 61 | /* Localbus connector. There are many options that can be |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 62 | * connected here, including sdram or lots of flash. |
| 63 | * This address, however, is used to configure a 256M local bus |
| 64 | * window that includes the Config latch below. |
| 65 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */ |
| 67 | #define CONFIG_SYS_LBC_OPTION_SIZE 256 /* 256MB */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 68 | |
| 69 | /* There are various flash options used, we configure for the largest, |
| 70 | * which is 64Mbytes. The CFI works fine and will discover the proper |
| 71 | * sizes. |
| 72 | */ |
Wolfgang Denk | 5b9a5d8 | 2007-05-31 17:20:09 +0200 | [diff] [blame] | 73 | #ifdef CONFIG_STXSSA_4M |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 74 | #define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */ |
Wolfgang Denk | 5b9a5d8 | 2007-05-31 17:20:09 +0200 | [diff] [blame] | 75 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */ |
Wolfgang Denk | 5b9a5d8 | 2007-05-31 17:20:09 +0200 | [diff] [blame] | 77 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x1801) /* port size 32bit */ |
| 79 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x0FF7) |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 80 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_FLASH_CFI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 82 | #define CONFIG_FLASH_CFI_DRIVER 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */ |
| 84 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
| 85 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 86 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 88 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_FLASH_PROTECTION |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 90 | |
| 91 | /* The configuration latch is Chip Select 1. |
| 92 | * It's an 8-bit latch in the lower 8 bits of the word. |
| 93 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */ |
| 95 | #define CONFIG_SYS_BR1_PRELIM 0xFB001801 /* 32-bit port */ |
| 96 | #define CONFIG_SYS_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 97 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 101 | #define CONFIG_SYS_RAMBOOT |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 102 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #undef CONFIG_SYS_RAMBOOT |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 104 | #endif |
| 105 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #ifdef CONFIG_SYS_RAMBOOT |
| 107 | #define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 108 | #endif |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 109 | |
| 110 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 111 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 112 | |
Kumar Gala | 0abad32 | 2008-08-27 01:04:07 -0500 | [diff] [blame] | 113 | /* DDR Setup */ |
York Sun | f062659 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 114 | #define CONFIG_SYS_FSL_DDR1 |
Kumar Gala | 0abad32 | 2008-08-27 01:04:07 -0500 | [diff] [blame] | 115 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 116 | #define CONFIG_DDR_SPD |
| 117 | #undef CONFIG_FSL_DDR_INTERACTIVE |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 118 | |
Kumar Gala | 0abad32 | 2008-08-27 01:04:07 -0500 | [diff] [blame] | 119 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
Kumar Gala | 0abad32 | 2008-08-27 01:04:07 -0500 | [diff] [blame] | 120 | #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 121 | |
Kumar Gala | 0abad32 | 2008-08-27 01:04:07 -0500 | [diff] [blame] | 122 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 125 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 126 | |
Kumar Gala | 0abad32 | 2008-08-27 01:04:07 -0500 | [diff] [blame] | 127 | #define CONFIG_NUM_DDR_CONTROLLERS 1 |
| 128 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 129 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 130 | |
| 131 | /* I2C addresses of SPD EEPROMs */ |
| 132 | #define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 133 | |
| 134 | #undef CONFIG_CLOCKS_IN_MHZ |
| 135 | |
| 136 | /* local bus definitions */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */ |
| 138 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
| 139 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */ |
| 140 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
| 141 | #define CONFIG_SYS_LBC_LSRT 0x20000000 |
| 142 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
| 143 | #define CONFIG_SYS_LBC_LSDMR_1 0x2861b723 |
| 144 | #define CONFIG_SYS_LBC_LSDMR_2 0x0861b723 |
| 145 | #define CONFIG_SYS_LBC_LSDMR_3 0x0861b723 |
| 146 | #define CONFIG_SYS_LBC_LSDMR_4 0x1861b723 |
| 147 | #define CONFIG_SYS_LBC_LSDMR_5 0x4061b723 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 148 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 150 | #define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 152 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 155 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 157 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 158 | |
| 159 | /* Serial Port */ |
| 160 | #define CONFIG_CONS_INDEX 2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_NS16550 |
| 162 | #define CONFIG_SYS_NS16550_SERIAL |
| 163 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 164 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 165 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 167 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 168 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 170 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 171 | |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 172 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
Kim Phillips | f7758c1 | 2010-07-14 19:47:18 -0500 | [diff] [blame] | 173 | #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 175 | |
Wolfgang Denk | f0ed565 | 2011-07-25 15:15:44 +0200 | [diff] [blame] | 176 | /* pass open firmware flat tree */ |
| 177 | #define CONFIG_OF_LIBFDT 1 |
| 178 | #define CONFIG_OF_BOARD_SETUP 1 |
| 179 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
| 180 | |
Wolfgang Denk | 9c8baad | 2007-10-12 15:49:39 +0200 | [diff] [blame] | 181 | /* |
| 182 | * I2C |
| 183 | */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_I2C |
| 185 | #define CONFIG_SYS_I2C_FSL |
| 186 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 187 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 188 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #undef CONFIG_SYS_I2C_NOPROBES |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 190 | |
Wolfgang Denk | 9c8baad | 2007-10-12 15:49:39 +0200 | [diff] [blame] | 191 | /* I2C RTC */ |
| 192 | #define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Wolfgang Denk | 9c8baad | 2007-10-12 15:49:39 +0200 | [diff] [blame] | 194 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 195 | /* I2C EEPROM. AT24C32, we keep our environment in here. |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 196 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 /* 1010001x */ |
| 198 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
| 199 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */ |
| 200 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 201 | |
| 202 | /* |
| 203 | * Standard 8555 PCI mapping. |
| 204 | * Addresses are mapped 1-1. |
| 205 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 207 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 208 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
| 209 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 210 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
| 211 | #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 212 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000 |
| 214 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 215 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */ |
| 216 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 217 | #define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000 |
| 218 | #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 219 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 220 | #if defined(CONFIG_PCI) /* PCI Ethernet card */ |
Grzegorz Bernacki | 06553ce | 2007-09-11 15:42:11 +0200 | [diff] [blame] | 221 | #define CONFIG_MPC85XX_PCI2 1 |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 222 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 223 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 224 | #define CONFIG_EEPRO100 |
| 225 | #define CONFIG_TULIP |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 226 | |
| 227 | #if !defined(CONFIG_PCI_PNP) |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 228 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 229 | #define PCI_ENET0_MEMADDR 0xe0000000 |
| 230 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 231 | #endif |
| 232 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 233 | #define CONFIG_PCI_SCAN_SHOW |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 235 | |
| 236 | #endif /* CONFIG_PCI */ |
| 237 | |
| 238 | #if defined(CONFIG_TSEC_ENET) |
| 239 | |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 240 | #define CONFIG_MII 1 /* MII PHY management */ |
| 241 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 242 | #define CONFIG_TSEC1 1 |
| 243 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 244 | #define CONFIG_TSEC2 1 |
| 245 | #define CONFIG_TSEC2_NAME "TSEC1" |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 246 | |
| 247 | #define TSEC1_PHY_ADDR 2 |
| 248 | #define TSEC2_PHY_ADDR 4 |
| 249 | #define TSEC1_PHYIDX 0 |
| 250 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 251 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 252 | #define TSEC2_FLAGS TSEC_GIGABIT |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 253 | #define CONFIG_ETHPRIME "TSEC0" |
| 254 | |
| 255 | #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */ |
| 256 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 257 | #define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */ |
| 258 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 259 | #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 260 | |
| 261 | #if (CONFIG_ETHER_INDEX == 2) |
| 262 | /* |
| 263 | * - Rx-CLK is CLK13 |
| 264 | * - Tx-CLK is CLK14 |
| 265 | * - Select bus for bd/buffers |
| 266 | * - Full duplex |
| 267 | */ |
Mike Frysinger | 109de97 | 2011-10-17 05:38:58 +0000 | [diff] [blame] | 268 | #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
| 269 | #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 271 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE) |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 273 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_FCC_PSMR 0 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 275 | #endif |
| 276 | #define FETH2_RST 0x01 |
| 277 | #elif (CONFIG_ETHER_INDEX == 3) |
| 278 | /* need more definitions here for FE3 */ |
| 279 | #define FETH3_RST 0x80 |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 280 | #endif /* CONFIG_ETHER_INDEX */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 281 | |
| 282 | /* MDIO is done through the TSEC0 control. |
| 283 | */ |
| 284 | #define CONFIG_MII /* MII PHY management */ |
| 285 | #undef CONFIG_BITBANGMII /* bit-bang MII PHY management */ |
| 286 | |
| 287 | #endif |
| 288 | |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 289 | /* Environment - default config is in flash, see below */ |
| 290 | #if 0 /* in EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 291 | # define CONFIG_ENV_IS_IN_EEPROM 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 292 | # define CONFIG_ENV_OFFSET 0 |
| 293 | # define CONFIG_ENV_SIZE 2048 |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 294 | #else /* in flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 295 | # define CONFIG_ENV_IS_IN_FLASH 1 |
Wolfgang Denk | 5b9a5d8 | 2007-05-31 17:20:09 +0200 | [diff] [blame] | 296 | # ifdef CONFIG_STXSSA_4M |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 297 | # define CONFIG_ENV_SECT_SIZE 0x20000 |
Wolfgang Denk | 5b9a5d8 | 2007-05-31 17:20:09 +0200 | [diff] [blame] | 298 | # else /* default configuration - 64 MiB flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 299 | # define CONFIG_ENV_SECT_SIZE 0x40000 |
Wolfgang Denk | 5b9a5d8 | 2007-05-31 17:20:09 +0200 | [diff] [blame] | 300 | # endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | # define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 302 | # define CONFIG_ENV_SIZE 0x4000 |
| 303 | # define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE) |
| 304 | # define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 305 | #endif |
| 306 | |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 307 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 309 | |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 310 | #define CONFIG_TIMESTAMP /* Print image info with ts */ |
| 311 | |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 312 | |
| 313 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 314 | * BOOTP options |
| 315 | */ |
| 316 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 317 | #define CONFIG_BOOTP_BOOTPATH |
| 318 | #define CONFIG_BOOTP_GATEWAY |
| 319 | #define CONFIG_BOOTP_HOSTNAME |
| 320 | |
| 321 | |
| 322 | /* |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 323 | * Command line configuration. |
| 324 | */ |
| 325 | #include <config_cmd_default.h> |
| 326 | |
Wolfgang Denk | 9c8baad | 2007-10-12 15:49:39 +0200 | [diff] [blame] | 327 | #define CONFIG_CMD_DATE |
| 328 | #define CONFIG_CMD_DHCP |
| 329 | #define CONFIG_CMD_EEPROM |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 330 | #define CONFIG_CMD_I2C |
Wolfgang Denk | 9c8baad | 2007-10-12 15:49:39 +0200 | [diff] [blame] | 331 | #define CONFIG_CMD_NFS |
| 332 | #define CONFIG_CMD_PING |
| 333 | #define CONFIG_CMD_SNTP |
Becky Bruce | ee888da | 2010-06-17 11:37:25 -0500 | [diff] [blame] | 334 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 335 | |
| 336 | #if defined(CONFIG_PCI) |
| 337 | #define CONFIG_CMD_PCI |
| 338 | #endif |
| 339 | |
| 340 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
| 341 | #define CONFIG_CMD_MII |
| 342 | #endif |
| 343 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #if defined(CONFIG_SYS_RAMBOOT) |
Mike Frysinger | 78dcaf4 | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 345 | #undef CONFIG_CMD_SAVEENV |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 346 | #undef CONFIG_CMD_LOADS |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 347 | #else |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 348 | #define CONFIG_CMD_ELF |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 349 | #endif |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 350 | |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 351 | |
| 352 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 353 | |
| 354 | /* |
| 355 | * Miscellaneous configurable options |
| 356 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 358 | #define CONFIG_SYS_PROMPT "SSA=> " /* Monitor Command Prompt */ |
Jon Loeliger | 595f262 | 2007-07-04 22:31:07 -0500 | [diff] [blame] | 359 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 361 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 362 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 363 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 365 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 366 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 367 | #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 368 | |
| 369 | /* |
| 370 | * For booting Linux, the board info and command line data |
| 371 | * have to be in the first 8 MB of memory, since this is |
| 372 | * the maximum mapped by the Linux kernel during initialization. |
| 373 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 374 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 375 | |
Jon Loeliger | 595f262 | 2007-07-04 22:31:07 -0500 | [diff] [blame] | 376 | #if defined(CONFIG_CMD_KGDB) |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 377 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 378 | #endif |
| 379 | |
| 380 | /*Note: change below for your network setting!!! */ |
| 381 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC) |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 382 | #define CONFIG_HAS_ETH0 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 383 | #define CONFIG_ETHADDR 00:e0:0c:07:9b:8a |
| 384 | #define CONFIG_HAS_ETH1 |
| 385 | #define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b |
| 386 | #define CONFIG_HAS_ETH2 |
| 387 | #define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c |
| 388 | #endif |
| 389 | |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 390 | /* |
| 391 | * Environment in EEPROM is compatible with different flash sector sizes, |
| 392 | * but only little space is available, so we use a very simple setup. |
| 393 | * With environment in flash, we use a more powerful default configuration. |
| 394 | */ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 395 | #ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */ |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 396 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 397 | #define CONFIG_BAUDRATE 38400 |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 398 | |
| 399 | #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */ |
| 400 | #define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000" |
| 401 | #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate" |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 402 | #define CONFIG_SERVERIP 192.168.85.1 |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 403 | #define CONFIG_IPADDR 192.168.85.60 |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 404 | #define CONFIG_GATEWAYIP 192.168.85.1 |
| 405 | #define CONFIG_NETMASK 255.255.255.0 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 406 | #define CONFIG_HOSTNAME STX_SSA |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 407 | #define CONFIG_ROOTPATH "/gppproot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 408 | #define CONFIG_BOOTFILE "uImage" |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 409 | #define CONFIG_LOADADDR 0x1000000 |
| 410 | |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 411 | #else /* ENV IS IN FLASH -- use a full-blown envionment */ |
| 412 | |
Wolfgang Denk | 7583913 | 2007-07-06 02:50:19 +0200 | [diff] [blame] | 413 | #define CONFIG_BAUDRATE 115200 |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 414 | |
| 415 | #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */ |
| 416 | |
| 417 | #define CONFIG_PREBOOT "echo;" \ |
| 418 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
| 419 | "echo" |
| 420 | |
| 421 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
| 422 | |
| 423 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 424 | "hostname=gp3ssa\0" \ |
| 425 | "bootfile=/tftpboot/gp3ssa/uImage\0" \ |
| 426 | "loadaddr=400000\0" \ |
| 427 | "netdev=eth0\0" \ |
| 428 | "consdev=ttyS1\0" \ |
| 429 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 430 | "nfsroot=$serverip:$rootpath\0" \ |
| 431 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 432 | "addip=setenv bootargs $bootargs " \ |
| 433 | "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ |
| 434 | ":$hostname:$netdev:off panic=1\0" \ |
| 435 | "addcons=setenv bootargs $bootargs " \ |
| 436 | "console=$consdev,$baudrate\0" \ |
| 437 | "flash_nfs=run nfsargs addip addcons;" \ |
| 438 | "bootm $kernel_addr\0" \ |
| 439 | "flash_self=run ramargs addip addcons;" \ |
| 440 | "bootm $kernel_addr $ramdisk_addr\0" \ |
| 441 | "net_nfs=tftp $loadaddr $bootfile;" \ |
| 442 | "run nfsargs addip addcons;bootm\0" \ |
| 443 | "rootpath=/opt/eldk/ppc_85xx\0" \ |
| 444 | "kernel_addr=FC000000\0" \ |
| 445 | "ramdisk_addr=FC200000\0" \ |
| 446 | "" |
| 447 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 448 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 449 | #endif /* CONFIG_ENV_IS_IN_EEPROM */ |
Wolfgang Denk | 3dc499b | 2007-05-03 16:34:41 +0200 | [diff] [blame] | 450 | |
Dan Malek | 6acf048 | 2007-01-05 09:15:34 +0100 | [diff] [blame] | 451 | #endif /* __CONFIG_H */ |