blob: ee528dbc594a3cae08994e36cac40defb183d99e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek19dfc472012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000012#include <common.h>
Michal Simek250e05e2015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek19dfc472012-09-13 20:23:34 +000014#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000016#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020017#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010022#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000023#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053024#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020025#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020026#include <asm/arch/sys_proto.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090027#include <linux/errno.h>
Michal Simek19dfc472012-09-13 20:23:34 +000028
Michal Simek250e05e2015-11-30 14:14:56 +010029DECLARE_GLOBAL_DATA_PTR;
30
Michal Simek19dfc472012-09-13 20:23:34 +000031/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020049#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000050
Michal Simek19dfc472012-09-13 20:23:34 +000051#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053056#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053060#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053061#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek780c5352015-09-08 17:20:01 +020062#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053063#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simek780c5352015-09-08 17:20:01 +020064#else
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053065#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek780c5352015-09-08 17:20:01 +020066#endif
Michal Simek19dfc472012-09-13 20:23:34 +000067
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053068#ifdef CONFIG_ARM64
69# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
70#else
71# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
72#endif
73
74#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
75 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek19dfc472012-09-13 20:23:34 +000076 ZYNQ_GEM_NWCFG_FSREM | \
77 ZYNQ_GEM_NWCFG_MDCCLKDIV)
78
79#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
80
81#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
82/* Use full configured addressable space (8 Kb) */
83#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
84/* Use full configured addressable space (4 Kb) */
85#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
86/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
87#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
88
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053089#if defined(CONFIG_PHYS_64BIT)
90# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
91#else
92# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
93#endif
94
Michal Simek19dfc472012-09-13 20:23:34 +000095#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
96 ZYNQ_GEM_DMACR_RXSIZE | \
97 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053098 ZYNQ_GEM_DMACR_RXBUF | \
99 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek19dfc472012-09-13 20:23:34 +0000100
Michal Simek975ae352015-08-17 09:57:46 +0200101#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
102
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530103#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
104
Michal Simekab72cb42013-04-22 14:41:09 +0200105/* Use MII register 1 (MII status register) to detect PHY */
106#define PHY_DETECT_REG 1
107
108/* Mask used to verify certain PHY features (or register contents)
109 * in the register above:
110 * 0x1000: 10Mbps full duplex support
111 * 0x0800: 10Mbps half duplex support
112 * 0x0008: Auto-negotiation support
113 */
114#define PHY_DETECT_MASK 0x1808
115
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530116/* TX BD status masks */
117#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
118#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
119#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
120
Soren Brinkmann4dded982013-11-21 13:39:01 -0800121/* Clock frequencies for different speeds */
122#define ZYNQ_GEM_FREQUENCY_10 2500000UL
123#define ZYNQ_GEM_FREQUENCY_100 25000000UL
124#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
125
Michal Simek19dfc472012-09-13 20:23:34 +0000126/* Device registers */
127struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200128 u32 nwctrl; /* 0x0 - Network Control reg */
129 u32 nwcfg; /* 0x4 - Network Config reg */
130 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000131 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200132 u32 dmacr; /* 0x10 - DMA Control reg */
133 u32 txsr; /* 0x14 - TX Status reg */
134 u32 rxqbase; /* 0x18 - RX Q Base address reg */
135 u32 txqbase; /* 0x1c - TX Q Base address reg */
136 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000137 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200138 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000139 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200140 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000141 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200142 u32 hashl; /* 0x80 - Hash Low address reg */
143 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000144#define LADDR_LOW 0
145#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200146 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
147 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000148 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200149#define STAT_SIZE 44
150 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530151 u32 reserved9[20];
152 u32 pcscntrl;
153 u32 reserved7[143];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700154 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
155 u32 reserved8[15];
156 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530157 u32 reserved10[17];
158 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
159 u32 reserved11[2];
160 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek19dfc472012-09-13 20:23:34 +0000161};
162
163/* BD descriptors */
164struct emac_bd {
165 u32 addr; /* Next descriptor pointer */
166 u32 status;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530167#if defined(CONFIG_PHYS_64BIT)
168 u32 addr_hi;
169 u32 reserved;
170#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000171};
172
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530173#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530174/* Page table entries are set to 1MB, or multiples of 1MB
175 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
176 */
177#define BD_SPACE 0x100000
178/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200179#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000180
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700181/* Setup the first free TX descriptor */
182#define TX_FREE_DESC 2
183
Michal Simek19dfc472012-09-13 20:23:34 +0000184/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
185struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530186 struct emac_bd *tx_bd;
187 struct emac_bd *rx_bd;
188 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000189 u32 rxbd_current;
190 u32 rx_first_buf;
191 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100192 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100193 struct zynq_gem_regs *iobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200194 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000195 struct phy_device *phydev;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530196 ofnode phy_of_node;
Michal Simek19dfc472012-09-13 20:23:34 +0000197 struct mii_dev *bus;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530198 struct clk clk;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200199 u32 max_speed;
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530200 bool int_pcs;
Michal Simek19dfc472012-09-13 20:23:34 +0000201};
202
Michal Simek70551ca2018-06-13 10:00:30 +0200203static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simek1a63ee22015-11-30 10:24:15 +0100204 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000205{
206 u32 mgtcr;
Michal Simek1a63ee22015-11-30 10:24:15 +0100207 struct zynq_gem_regs *regs = priv->iobase;
Michal Simeke6709652016-12-12 09:47:26 +0100208 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000209
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100210 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
211 true, 20000, false);
Michal Simeke6709652016-12-12 09:47:26 +0100212 if (err)
213 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000214
215 /* Construct mgtcr mask for the operation */
216 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
217 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
218 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
219
220 /* Write mgtcr and wait for completion */
221 writel(mgtcr, &regs->phymntnc);
222
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100223 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
224 true, 20000, false);
Michal Simeke6709652016-12-12 09:47:26 +0100225 if (err)
226 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000227
228 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
229 *data = readl(&regs->phymntnc);
230
231 return 0;
232}
233
Michal Simek70551ca2018-06-13 10:00:30 +0200234static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100235 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000236{
Michal Simek70551ca2018-06-13 10:00:30 +0200237 int ret;
Michal Simekc919c2c2015-10-07 16:34:51 +0200238
Michal Simek1a63ee22015-11-30 10:24:15 +0100239 ret = phy_setup_op(priv, phy_addr, regnum,
240 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200241
242 if (!ret)
243 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
244 phy_addr, regnum, *val);
245
246 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000247}
248
Michal Simek70551ca2018-06-13 10:00:30 +0200249static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100250 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000251{
Michal Simekc919c2c2015-10-07 16:34:51 +0200252 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
253 regnum, data);
254
Michal Simek1a63ee22015-11-30 10:24:15 +0100255 return phy_setup_op(priv, phy_addr, regnum,
256 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000257}
258
Michal Simek250e05e2015-11-30 14:14:56 +0100259static int phy_detection(struct udevice *dev)
Michal Simekab72cb42013-04-22 14:41:09 +0200260{
261 int i;
Michal Simek952bdd32018-06-13 10:33:49 +0200262 u16 phyreg = 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200263 struct zynq_gem_priv *priv = dev->priv;
264
265 if (priv->phyaddr != -1) {
Michal Simek1a63ee22015-11-30 10:24:15 +0100266 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekab72cb42013-04-22 14:41:09 +0200267 if ((phyreg != 0xFFFF) &&
268 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
269 /* Found a valid PHY address */
270 debug("Default phy address %d is valid\n",
271 priv->phyaddr);
Michal Simek75fbb692015-11-30 13:38:32 +0100272 return 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200273 } else {
274 debug("PHY address is not setup correctly %d\n",
275 priv->phyaddr);
276 priv->phyaddr = -1;
277 }
278 }
279
280 debug("detecting phy address\n");
281 if (priv->phyaddr == -1) {
282 /* detect the PHY address */
283 for (i = 31; i >= 0; i--) {
Michal Simek1a63ee22015-11-30 10:24:15 +0100284 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekab72cb42013-04-22 14:41:09 +0200285 if ((phyreg != 0xFFFF) &&
286 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
287 /* Found a valid PHY address */
288 priv->phyaddr = i;
289 debug("Found valid phy address, %d\n", i);
Michal Simek75fbb692015-11-30 13:38:32 +0100290 return 0;
Michal Simekab72cb42013-04-22 14:41:09 +0200291 }
292 }
293 }
294 printf("PHY is not detected\n");
Michal Simek75fbb692015-11-30 13:38:32 +0100295 return -1;
Michal Simekab72cb42013-04-22 14:41:09 +0200296}
297
Michal Simek250e05e2015-11-30 14:14:56 +0100298static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000299{
300 u32 i, macaddrlow, macaddrhigh;
Michal Simek250e05e2015-11-30 14:14:56 +0100301 struct eth_pdata *pdata = dev_get_platdata(dev);
302 struct zynq_gem_priv *priv = dev_get_priv(dev);
303 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000304
305 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100306 macaddrlow = pdata->enetaddr[0];
307 macaddrlow |= pdata->enetaddr[1] << 8;
308 macaddrlow |= pdata->enetaddr[2] << 16;
309 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000310
311 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100312 macaddrhigh = pdata->enetaddr[4];
313 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000314
315 for (i = 0; i < 4; i++) {
316 writel(0, &regs->laddr[i][LADDR_LOW]);
317 writel(0, &regs->laddr[i][LADDR_HIGH]);
318 /* Do not use MATCHx register */
319 writel(0, &regs->match[i]);
320 }
321
322 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
323 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
324
325 return 0;
326}
327
Michal Simek250e05e2015-11-30 14:14:56 +0100328static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000329{
Michal Simek75fbb692015-11-30 13:38:32 +0100330 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100331 struct zynq_gem_priv *priv = dev_get_priv(dev);
332 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000333 const u32 supported = SUPPORTED_10baseT_Half |
334 SUPPORTED_10baseT_Full |
335 SUPPORTED_100baseT_Half |
336 SUPPORTED_100baseT_Full |
337 SUPPORTED_1000baseT_Half |
338 SUPPORTED_1000baseT_Full;
339
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100340 /* Enable only MDIO bus */
341 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
342
Siva Durga Prasad Paladugu0dae0652018-02-20 11:56:19 +0530343 if ((priv->interface != PHY_INTERFACE_MODE_SGMII) &&
344 (priv->interface != PHY_INTERFACE_MODE_GMII)) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530345 ret = phy_detection(dev);
346 if (ret) {
347 printf("GEM PHY init failed\n");
348 return ret;
349 }
Michal Simek7cd7ea62015-11-30 13:54:43 +0100350 }
351
352 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
353 priv->interface);
Michal Simek2c68e082015-11-30 14:03:37 +0100354 if (!priv->phydev)
355 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100356
Nathan Rossif429f562017-03-06 00:36:23 +1000357 priv->phydev->supported &= supported | ADVERTISED_Pause |
Michal Simek7cd7ea62015-11-30 13:54:43 +0100358 ADVERTISED_Asym_Pause;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200359 if (priv->max_speed) {
360 ret = phy_set_supported(priv->phydev, priv->max_speed);
361 if (ret)
362 return ret;
363 }
364
Michal Simek7cd7ea62015-11-30 13:54:43 +0100365 priv->phydev->advertising = priv->phydev->supported;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530366 priv->phydev->node = priv->phy_of_node;
Dan Murphya5828712016-05-02 15:45:57 -0500367
Michal Simek24ce2322016-05-18 14:37:23 +0200368 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100369}
370
Michal Simek250e05e2015-11-30 14:14:56 +0100371static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100372{
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530373 u32 i, nwconfig;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200374 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100375 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100376 struct zynq_gem_priv *priv = dev_get_priv(dev);
377 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100378 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
379 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
380
Michal Simeka94f84d2013-01-24 13:04:12 +0100381 if (!priv->init) {
382 /* Disable all interrupts */
383 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000384
Michal Simeka94f84d2013-01-24 13:04:12 +0100385 /* Disable the receiver & transmitter */
386 writel(0, &regs->nwctrl);
387 writel(0, &regs->txsr);
388 writel(0, &regs->rxsr);
389 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000390
Michal Simeka94f84d2013-01-24 13:04:12 +0100391 /* Clear the Hash registers for the mac address
392 * pointed by AddressPtr
393 */
394 writel(0x0, &regs->hashl);
395 /* Write bits [63:32] in TOP */
396 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000397
Michal Simeka94f84d2013-01-24 13:04:12 +0100398 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200399 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100400 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000401
Michal Simeka94f84d2013-01-24 13:04:12 +0100402 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530403 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000404
Michal Simeka94f84d2013-01-24 13:04:12 +0100405 for (i = 0; i < RX_BUF; i++) {
406 priv->rx_bd[i].status = 0xF0000000;
407 priv->rx_bd[i].addr =
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530408 (lower_32_bits((ulong)(priv->rxbuffers)
409 + (i * PKTSIZE_ALIGN)));
410#if defined(CONFIG_PHYS_64BIT)
411 priv->rx_bd[i].addr_hi =
412 (upper_32_bits((ulong)(priv->rxbuffers)
413 + (i * PKTSIZE_ALIGN)));
414#endif
415 }
Michal Simeka94f84d2013-01-24 13:04:12 +0100416 /* WRAP bit to last BD */
417 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
418 /* Write RxBDs to IP */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530419 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
420#if defined(CONFIG_PHYS_64BIT)
421 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
422#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000423
Michal Simeka94f84d2013-01-24 13:04:12 +0100424 /* Setup for DMA Configuration register */
425 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000426
Michal Simeka94f84d2013-01-24 13:04:12 +0100427 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simekd9f2c112012-10-15 14:01:23 +0200428 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000429
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700430 /* Disable the second priority queue */
431 dummy_tx_bd->addr = 0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530432#if defined(CONFIG_PHYS_64BIT)
433 dummy_tx_bd->addr_hi = 0;
434#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700435 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
436 ZYNQ_GEM_TXBUF_LAST_MASK|
437 ZYNQ_GEM_TXBUF_USED_MASK;
438
439 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
440 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530441#if defined(CONFIG_PHYS_64BIT)
442 dummy_rx_bd->addr_hi = 0;
443#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700444 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700445
446 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
447 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
448
Michal Simeka94f84d2013-01-24 13:04:12 +0100449 priv->init++;
450 }
451
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200452 ret = phy_startup(priv->phydev);
453 if (ret)
454 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000455
Michal Simek43b38322015-11-30 13:44:49 +0100456 if (!priv->phydev->link) {
457 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100458 return -1;
459 }
460
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530461 nwconfig = ZYNQ_GEM_NWCFG_INIT;
462
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530463 /*
464 * Set SGMII enable PCS selection only if internal PCS/PMA
465 * core is used and interface is SGMII.
466 */
467 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
468 priv->int_pcs) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530469 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
470 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530471#ifdef CONFIG_ARM64
472 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
473 &regs->pcscntrl);
474#endif
475 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530476
Michal Simek43b38322015-11-30 13:44:49 +0100477 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200478 case SPEED_1000:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530479 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simekd9f2c112012-10-15 14:01:23 +0200480 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800481 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200482 break;
483 case SPEED_100:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530484 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek64295952015-09-08 16:55:42 +0200485 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800486 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200487 break;
488 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800489 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200490 break;
491 }
David Andrey73875dc2013-04-05 17:24:24 +0200492
Michal Simek2874b2a2018-08-22 16:18:34 +0200493#if !defined(CONFIG_ARCH_VERSAL)
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100494 ret = clk_set_rate(&priv->clk, clk_rate);
495 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
496 dev_err(dev, "failed to set tx clock rate\n");
497 return ret;
498 }
499
500 ret = clk_enable(&priv->clk);
501 if (ret && ret != -ENOSYS) {
502 dev_err(dev, "failed to enable tx clock\n");
503 return ret;
504 }
Michal Simek2874b2a2018-08-22 16:18:34 +0200505#else
506 debug("requested clk_rate %ld\n", clk_rate);
507#endif
Michal Simekd9f2c112012-10-15 14:01:23 +0200508
509 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
510 ZYNQ_GEM_NWCTRL_TXEN_MASK);
511
Michal Simek19dfc472012-09-13 20:23:34 +0000512 return 0;
513}
514
Michal Simek250e05e2015-11-30 14:14:56 +0100515static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000516{
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530517 dma_addr_t addr;
518 u32 size;
Michal Simek250e05e2015-11-30 14:14:56 +0100519 struct zynq_gem_priv *priv = dev_get_priv(dev);
520 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200521 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000522
Michal Simek19dfc472012-09-13 20:23:34 +0000523 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530524 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000525
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530526 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
527#if defined(CONFIG_PHYS_64BIT)
528 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
529#endif
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530530 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200531 ZYNQ_GEM_TXBUF_LAST_MASK;
532 /* Dummy descriptor to mark it as the last in descriptor chain */
533 current_bd->addr = 0x0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530534#if defined(CONFIG_PHYS_64BIT)
535 current_bd->addr_hi = 0x0;
536#endif
Michal Simek1dc446e2015-08-17 09:58:54 +0200537 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
538 ZYNQ_GEM_TXBUF_LAST_MASK|
539 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530540
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200541 /* setup BD */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530542 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
543#if defined(CONFIG_PHYS_64BIT)
544 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
545#endif
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200546
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530547 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530548 addr &= ~(ARCH_DMA_MINALIGN - 1);
549 size = roundup(len, ARCH_DMA_MINALIGN);
550 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530551
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530552 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530553 addr &= ~(ARCH_DMA_MINALIGN - 1);
554 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
555 flush_dcache_range(addr, addr + size);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530556 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000557
558 /* Start transmit */
559 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
560
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530561 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530562 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
563 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000564
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100565 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
566 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000567}
568
569/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100570static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000571{
572 int frame_len;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530573 dma_addr_t addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100574 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000575 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000576
577 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100578 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000579
580 if (!(current_bd->status &
581 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
582 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100583 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000584 }
585
586 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100587 if (!frame_len) {
588 printf("%s: Zero size packet?\n", __func__);
589 return -1;
590 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530591
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530592#if defined(CONFIG_PHYS_64BIT)
593 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
594 | ((dma_addr_t)current_bd->addr_hi << 32));
595#else
Michal Simek57b02692015-12-09 14:26:48 +0100596 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530597#endif
Michal Simek57b02692015-12-09 14:26:48 +0100598 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530599
Michal Simek57b02692015-12-09 14:26:48 +0100600 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000601
Michal Simek57b02692015-12-09 14:26:48 +0100602 return frame_len;
603}
604
605static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
606{
607 struct zynq_gem_priv *priv = dev_get_priv(dev);
608 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
609 struct emac_bd *first_bd;
Michal Simek19dfc472012-09-13 20:23:34 +0000610
Michal Simek57b02692015-12-09 14:26:48 +0100611 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
612 priv->rx_first_buf = priv->rxbd_current;
613 } else {
614 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
615 current_bd->status = 0xF0000000; /* FIXME */
616 }
Michal Simek19dfc472012-09-13 20:23:34 +0000617
Michal Simek57b02692015-12-09 14:26:48 +0100618 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
619 first_bd = &priv->rx_bd[priv->rx_first_buf];
620 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
621 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000622 }
623
Michal Simek57b02692015-12-09 14:26:48 +0100624 if ((++priv->rxbd_current) >= RX_BUF)
625 priv->rxbd_current = 0;
626
Michal Simek139f4102015-12-09 14:16:32 +0100627 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000628}
629
Michal Simek250e05e2015-11-30 14:14:56 +0100630static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000631{
Michal Simek250e05e2015-11-30 14:14:56 +0100632 struct zynq_gem_priv *priv = dev_get_priv(dev);
633 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000634
Michal Simekd9f2c112012-10-15 14:01:23 +0200635 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
636 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000637}
638
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600639__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
640{
641 return -ENOSYS;
642}
643
644static int zynq_gem_read_rom_mac(struct udevice *dev)
645{
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600646 struct eth_pdata *pdata = dev_get_platdata(dev);
647
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200648 if (!pdata)
649 return -ENOSYS;
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600650
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200651 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600652}
653
Michal Simek250e05e2015-11-30 14:14:56 +0100654static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
655 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000656{
Michal Simek250e05e2015-11-30 14:14:56 +0100657 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000658 int ret;
Michal Simekd061bfd2018-06-14 09:08:44 +0200659 u16 val = 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000660
Michal Simek250e05e2015-11-30 14:14:56 +0100661 ret = phyread(priv, addr, reg, &val);
662 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
663 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000664}
665
Michal Simek250e05e2015-11-30 14:14:56 +0100666static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
667 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000668{
Michal Simek250e05e2015-11-30 14:14:56 +0100669 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000670
Michal Simek250e05e2015-11-30 14:14:56 +0100671 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
672 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000673}
674
Michal Simek250e05e2015-11-30 14:14:56 +0100675static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000676{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530677 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100678 struct zynq_gem_priv *priv = dev_get_priv(dev);
679 int ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000680
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530681 /* Align rxbuffers to ARCH_DMA_MINALIGN */
682 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simekc8959f42018-06-13 15:20:35 +0200683 if (!priv->rxbuffers)
684 return -ENOMEM;
685
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530686 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
687
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530688 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530689 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simekc8959f42018-06-13 15:20:35 +0200690 if (!bd_space)
691 return -ENOMEM;
692
Michal Simek0afb6b22015-04-15 13:31:28 +0200693 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
694 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530695
696 /* Initialize the bd spaces for tx and rx bd's */
697 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530698 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530699
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530700 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
701 if (ret < 0) {
702 dev_err(dev, "failed to get clock\n");
703 return -EINVAL;
704 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530705
Michal Simek250e05e2015-11-30 14:14:56 +0100706 priv->bus = mdio_alloc();
707 priv->bus->read = zynq_gem_miiphy_read;
708 priv->bus->write = zynq_gem_miiphy_write;
709 priv->bus->priv = priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000710
Michal Simeke4dab432016-12-08 10:25:44 +0100711 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simek250e05e2015-11-30 14:14:56 +0100712 if (ret)
713 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000714
Siva Durga Prasad Paladugub81fe872016-03-30 12:29:49 +0530715 return zynq_phy_init(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100716}
Michal Simek19dfc472012-09-13 20:23:34 +0000717
Michal Simek250e05e2015-11-30 14:14:56 +0100718static int zynq_gem_remove(struct udevice *dev)
719{
720 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000721
Michal Simek250e05e2015-11-30 14:14:56 +0100722 free(priv->phydev);
723 mdio_unregister(priv->bus);
724 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000725
Michal Simek250e05e2015-11-30 14:14:56 +0100726 return 0;
727}
728
729static const struct eth_ops zynq_gem_ops = {
730 .start = zynq_gem_init,
731 .send = zynq_gem_send,
732 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100733 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100734 .stop = zynq_gem_halt,
735 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600736 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek250e05e2015-11-30 14:14:56 +0100737};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100738
Michal Simek250e05e2015-11-30 14:14:56 +0100739static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
740{
741 struct eth_pdata *pdata = dev_get_platdata(dev);
742 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530743 struct ofnode_phandle_args phandle_args;
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100744 const char *phy_mode;
Michal Simek250e05e2015-11-30 14:14:56 +0100745
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530746 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100747 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
748 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100749 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100750
Michal Simek81145382018-09-20 09:42:27 +0200751 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
752 &phandle_args)) {
753 debug("phy-handle does exist %s\n", dev->name);
754 priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
755 "reg", -1);
756 priv->phy_of_node = phandle_args.node;
757 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
758 "max-speed",
759 SPEED_1000);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530760 }
Michal Simek250e05e2015-11-30 14:14:56 +0100761
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530762 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100763 if (phy_mode)
764 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
765 if (pdata->phy_interface == -1) {
766 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
767 return -EINVAL;
768 }
769 priv->interface = pdata->phy_interface;
770
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530771 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530772
Michal Simekfca1e842016-11-16 08:41:01 +0100773 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100774 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek250e05e2015-11-30 14:14:56 +0100775
776 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000777}
Michal Simek250e05e2015-11-30 14:14:56 +0100778
779static const struct udevice_id zynq_gem_ids[] = {
780 { .compatible = "cdns,zynqmp-gem" },
781 { .compatible = "cdns,zynq-gem" },
782 { .compatible = "cdns,gem" },
783 { }
784};
785
786U_BOOT_DRIVER(zynq_gem) = {
787 .name = "zynq_gem",
788 .id = UCLASS_ETH,
789 .of_match = zynq_gem_ids,
790 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
791 .probe = zynq_gem_probe,
792 .remove = zynq_gem_remove,
793 .ops = &zynq_gem_ops,
794 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
795 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
796};