wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Texas Instruments. |
| 4 | * Kshitij Gupta <kshitij@ti.com> |
| 5 | * Configuation settings for the TI OMAP Innovator board. |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | #ifndef __CONFIG_H |
| 27 | #define __CONFIG_H |
| 28 | |
| 29 | /* |
| 30 | * High Level Configuration Options |
| 31 | * (easy to change) |
| 32 | */ |
| 33 | #define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */ |
| 34 | #define CONFIG_OMAP 1 /* in a TI OMAP core */ |
| 35 | #define CONFIG_OMAP1610 1 /* which is in a 1610 */ |
| 36 | #define CONFIG_INNOVATOROMAP1610 1 /* a Innovator Board */ |
wdenk | 82db02f | 2004-07-11 22:19:26 +0000 | [diff] [blame] | 37 | #define CONFIG_MACH_OMAP_INNOVATOR /* Select board mach-type */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 38 | |
| 39 | /* input clock of PLL */ |
| 40 | /* the OMAP1610 Innovator has 12MHz input clock */ |
| 41 | #define CONFIG_SYS_CLK_FREQ 12000000 |
| 42 | |
| 43 | #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ |
| 44 | |
| 45 | #define CONFIG_MISC_INIT_R |
| 46 | |
| 47 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 48 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 49 | |
| 50 | /* |
| 51 | * Size of malloc() pool |
| 52 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
| 54 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 55 | |
| 56 | /* |
| 57 | * Hardware drivers |
| 58 | */ |
| 59 | /* |
| 60 | */ |
Nishanth Menon | ee1c20f | 2009-10-16 00:06:37 -0500 | [diff] [blame] | 61 | #define CONFIG_NET_MULTI |
| 62 | #define CONFIG_LAN91C96 |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 63 | #define CONFIG_LAN91C96_BASE 0x04000300 |
| 64 | #define CONFIG_LAN91C96_EXT_PHY |
| 65 | |
| 66 | /* |
| 67 | * NS16550 Configuration |
| 68 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_NS16550 |
| 70 | #define CONFIG_SYS_NS16550_SERIAL |
| 71 | #define CONFIG_SYS_NS16550_REG_SIZE (-4) |
| 72 | #define CONFIG_SYS_NS16550_CLK (48000000) /* can be 12M/32Khz or 48Mhz */ |
| 73 | #define CONFIG_SYS_NS16550_COM1 0xfffb0000 /* uart1, bluetooth uart on helen */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * select serial console configuration |
| 77 | */ |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 78 | #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on OMAP1610 Innovator */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 79 | |
| 80 | /* allow to overwrite serial and ethaddr */ |
| 81 | #define CONFIG_ENV_OVERWRITE |
| 82 | #define CONFIG_CONS_INDEX 1 |
| 83 | #define CONFIG_BAUDRATE 115200 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 85 | |
Jon Loeliger | 4bd7e1b | 2007-07-04 22:33:13 -0500 | [diff] [blame] | 86 | |
| 87 | /* |
| 88 | * Command line configuration. |
| 89 | */ |
| 90 | #include <config_cmd_default.h> |
| 91 | |
| 92 | #define CONFIG_CMD_DHCP |
| 93 | |
| 94 | |
Jon Loeliger | c6d535a | 2007-07-09 21:57:31 -0500 | [diff] [blame] | 95 | /* |
| 96 | * BOOTP options |
| 97 | */ |
| 98 | #define CONFIG_BOOTP_SUBNETMASK |
| 99 | #define CONFIG_BOOTP_GATEWAY |
| 100 | #define CONFIG_BOOTP_HOSTNAME |
| 101 | #define CONFIG_BOOTP_BOOTPATH |
| 102 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 103 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 104 | #include <configs/omap1510.h> |
| 105 | |
| 106 | #define CONFIG_BOOTDELAY 3 |
| 107 | #define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200n8 noinitrd \ |
| 108 | root=/dev/nfs rw nfsroot=157.87.82.48:\ |
| 109 | /home/a0875451/mwd/myfs/target ip=dhcp" |
| 110 | #define CONFIG_NETMASK 255.255.254.0 /* talk on MY local net */ |
| 111 | #define CONFIG_IPADDR 156.117.97.156 /* static IP I currently own */ |
| 112 | #define CONFIG_SERVERIP 156.117.97.139 /* current IP of my dev pc */ |
| 113 | #define CONFIG_BOOTFILE "uImage" /* file to load */ |
| 114 | |
Jon Loeliger | 4bd7e1b | 2007-07-04 22:33:13 -0500 | [diff] [blame] | 115 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 116 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */ |
| 117 | #define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */ |
| 118 | #endif |
| 119 | |
| 120 | /* |
| 121 | * Miscellaneous configurable options |
| 122 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 124 | #define CONFIG_SYS_PROMPT "OMAP1610 Innovator # " /* Monitor Command Prompt */ |
| 125 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 126 | /* Print Buffer Size */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 128 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 129 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 130 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_MEMTEST_START 0x10000000 /* memtest works on */ |
| 132 | #define CONFIG_SYS_MEMTEST_END 0x12000000 /* 32 MB in DRAM */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_LOAD_ADDR 0x10000000 /* default load address */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 135 | |
wdenk | 9c53f40 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 136 | /* The 1610 has 6 timers, they can be driven by the RefClk (12Mhz) or by |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 137 | * DPLL1. This time is further subdivided by a local divisor. |
| 138 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_TIMERBASE 0xFFFEC500 /* use timer 1 */ |
Ladislav Michl | 993e57d | 2009-03-30 18:58:41 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_PTV 7 /* 2^(PTV+1), divide by 256 */ |
| 141 | #define CONFIG_SYS_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CONFIG_SYS_PTV)) |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 142 | |
| 143 | /*----------------------------------------------------------------------- |
| 144 | * Stack sizes |
| 145 | * |
| 146 | * The stack sizes are set up in start.S using the settings below |
| 147 | */ |
| 148 | #define CONFIG_STACKSIZE (128*1024) /* regular stack */ |
| 149 | #ifdef CONFIG_USE_IRQ |
| 150 | #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ |
| 151 | #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ |
| 152 | #endif |
| 153 | |
| 154 | /*----------------------------------------------------------------------- |
| 155 | * Physical Memory Map |
| 156 | */ |
wdenk | 920e91b | 2004-06-09 15:25:53 +0000 | [diff] [blame] | 157 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ |
| 158 | #define PHYS_SDRAM_1 0x10000000 /* SDRAM Bank #1 */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 159 | #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */ |
| 160 | |
wdenk | 920e91b | 2004-06-09 15:25:53 +0000 | [diff] [blame] | 161 | #define PHYS_FLASH_1_BM1 0x00000000 /* Flash Bank #1 if booting from flash */ |
| 162 | #define PHYS_FLASH_1_BM0 0x0C000000 /* Flash Bank #1 if booting from RAM */ |
| 163 | |
| 164 | #ifdef CONFIG_CS_AUTOBOOT /* Determine CS assignment in runtime */ |
wdenk | 5110817 | 2004-06-09 15:37:23 +0000 | [diff] [blame] | 165 | |
wdenk | 920e91b | 2004-06-09 15:25:53 +0000 | [diff] [blame] | 166 | #ifndef __ASSEMBLY__ |
| 167 | extern unsigned long omap_flash_base; /* set in flash__init */ |
wdenk | e97d3d9 | 2004-02-23 22:22:28 +0000 | [diff] [blame] | 168 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_FLASH_BASE omap_flash_base |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 170 | |
wdenk | 920e91b | 2004-06-09 15:25:53 +0000 | [diff] [blame] | 171 | #elif defined(CONFIG_CS0_BOOT) |
| 172 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1_BM0 |
wdenk | 920e91b | 2004-06-09 15:25:53 +0000 | [diff] [blame] | 174 | |
| 175 | #else |
| 176 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1_BM1 |
wdenk | 920e91b | 2004-06-09 15:25:53 +0000 | [diff] [blame] | 178 | |
| 179 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 180 | |
| 181 | /*----------------------------------------------------------------------- |
| 182 | * FLASH and environment organization |
| 183 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 185 | #define PHYS_FLASH_SIZE 0x02000000 /* 32MB */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_MAX_FLASH_SECT (259) /* max number of sectors on one chip */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 187 | /* addr of environment */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x020000) |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 189 | |
| 190 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_FLASH_ERASE_TOUT (20*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 192 | #define CONFIG_SYS_FLASH_WRITE_TOUT (20*CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 193 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 194 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 195 | #define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */ |
| 196 | #define CONFIG_ENV_OFFSET 0x20000 /* environment starts here */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 197 | |
| 198 | #endif /* __CONFIG_H */ |