blob: 9c9681e8ac9a85d87e33ded6bcda01c543626dc6 [file] [log] [blame]
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +05301/*
2 * Copyright (C) 2013 Samsung Electronics
3 *
4 * Configuration settings for the SAMSUNG EXYNOS5 board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
Simon Glassbe165002014-10-07 22:01:44 -06009#ifndef __CONFIG_EXYNOS5_COMMON_H
10#define __CONFIG_EXYNOS5_COMMON_H
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053011
Simon Glass14e27ab2014-10-07 22:01:45 -060012#define CONFIG_EXYNOS5 /* Exynos5 Family */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053013
Simon Glass14e27ab2014-10-07 22:01:45 -060014#include "exynos-common.h"
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053015
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053016#define CONFIG_EXYNOS_SPL
17
Inha Songbfc3b292015-03-13 17:48:35 +090018#ifdef FTRACE
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053019#define CONFIG_TRACE
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053020#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
21#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
22#define CONFIG_TRACE_EARLY
23#define CONFIG_TRACE_EARLY_ADDR 0x50000000
Inha Songbfc3b292015-03-13 17:48:35 +090024#endif
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053025
26/* Enable ACE acceleration for SHA1 and SHA256 */
27#define CONFIG_EXYNOS_ACE_SHA
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053028
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053029/* Power Down Modes */
30#define S5P_CHECK_SLEEP 0x00000BAD
31#define S5P_CHECK_DIDLE 0xBAD00000
32#define S5P_CHECK_LPA 0xABAD0000
33
34/* Offset for inform registers */
35#define INFORM0_OFFSET 0x800
36#define INFORM1_OFFSET 0x804
37#define INFORM2_OFFSET 0x808
38#define INFORM3_OFFSET 0x80c
39
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053040/* select serial console configuration */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053041#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053042
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053043/* Thermal Management Unit */
44#define CONFIG_EXYNOS_TMU
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053045
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053046/* MMC SPL */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053047#define COPY_BL2_FNPTR_ADDR 0x02020030
Simon Glass14e27ab2014-10-07 22:01:45 -060048#define CONFIG_SUPPORT_EMMC_BOOT
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053049
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053050/* specific .lds file */
51#define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053052
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053053/* Boot Argument Buffer Size */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053054/* memtest works on */
55#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
56#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
57#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
58
59#define CONFIG_RD_LVL
60
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053061#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
62#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
63#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
64#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
65#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
66#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
67#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
68#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
69#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
70#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
71#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
72#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
73#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
74#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
75#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
76#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
77
78#define CONFIG_SYS_MONITOR_BASE 0x00000000
79
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +053080#define CONFIG_SYS_MMC_ENV_DEV 0
81
82#define CONFIG_SECURE_BL1_ONLY
83
84/* Secure FW size configuration */
85#ifdef CONFIG_SECURE_BL1_ONLY
86#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
87#else
88#define CONFIG_SEC_FW_SIZE 0
89#endif
90
91/* Configuration of BL1, BL2, ENV Blocks on mmc */
92#define CONFIG_RES_BLOCK_SIZE (512)
93#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
94#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
95#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
96
97#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
98#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
Akshay Saraswatbeb6ce12014-06-18 17:53:59 +053099
Bin Meng75574052016-02-05 19:30:11 -0800100/* U-Boot copy size from boot Media to DRAM.*/
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530101#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
102#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
103
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530104#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
105#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
106
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530107/* I2C */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530108#define CONFIG_SYS_I2C_S3C24X0
Przemyslaw Marczakcc5193e2015-01-27 13:36:39 +0100109#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530110#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530111
112/* SPI */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530113#ifdef CONFIG_SPI_FLASH
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530114#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
115#define CONFIG_SF_DEFAULT_SPEED 50000000
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530116#endif
117
118#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
119#define CONFIG_ENV_SPI_MODE SPI_MODE_0
120#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
121#define CONFIG_ENV_SPI_BUS 1
122#define CONFIG_ENV_SPI_MAX_HZ 50000000
123#endif
124
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530125/* Ethernet Controllor Driver */
126#ifdef CONFIG_CMD_NET
127#define CONFIG_SMC911X
128#define CONFIG_SMC911X_BASE 0x5000000
129#define CONFIG_SMC911X_16_BIT
130#define CONFIG_ENV_SROM_BANK 1
131#endif /*CONFIG_CMD_NET*/
132
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530133/* Enable Time Command */
Rajeshwari Birje194fa0a2013-12-26 09:44:26 +0530134
Sjoerd Simons1a5d7212014-12-29 22:17:10 +0100135/* USB */
Sjoerd Simons1a5d7212014-12-29 22:17:10 +0100136#define CONFIG_USB_HOST_ETHER
137#define CONFIG_USB_ETHER_ASIX
138#define CONFIG_USB_ETHER_SMSC95XX
Anand Moonb0f90362016-03-05 19:38:23 +1030139#define CONFIG_USB_ETHER_RTL8152
Sjoerd Simons1a5d7212014-12-29 22:17:10 +0100140
Akshay Saraswat5cae4122014-06-18 17:54:01 +0530141/* USB boot mode */
142#define CONFIG_USB_BOOTING
143#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
144#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
145#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
146
Ian Campbell3ecaa402014-11-09 10:44:32 +0000147#define BOOT_TARGET_DEVICES(func) \
148 func(MMC, mmc, 1) \
149 func(MMC, mmc, 0) \
150 func(PXE, pxe, na) \
151 func(DHCP, dhcp, na)
152
153#include <config_distro_bootcmd.h>
154
155#ifndef MEM_LAYOUT_ENV_SETTINGS
156/* 2GB RAM, bootm size of 256M, load scripts after that */
157#define MEM_LAYOUT_ENV_SETTINGS \
158 "bootm_size=0x10000000\0" \
159 "kernel_addr_r=0x42000000\0" \
160 "fdt_addr_r=0x43000000\0" \
161 "ramdisk_addr_r=0x43300000\0" \
162 "scriptaddr=0x50000000\0" \
163 "pxefile_addr_r=0x51000000\0"
164#endif
165
166#ifndef EXYNOS_DEVICE_SETTINGS
167#define EXYNOS_DEVICE_SETTINGS \
168 "stdin=serial\0" \
169 "stdout=serial\0" \
170 "stderr=serial\0"
171#endif
172
173#ifndef EXYNOS_FDTFILE_SETTING
174#define EXYNOS_FDTFILE_SETTING
175#endif
176
177#define CONFIG_EXTRA_ENV_SETTINGS \
178 EXYNOS_DEVICE_SETTINGS \
179 EXYNOS_FDTFILE_SETTING \
180 MEM_LAYOUT_ENV_SETTINGS \
181 BOOTENV
182
Simon Glassbe165002014-10-07 22:01:44 -0600183#endif /* __CONFIG_EXYNOS5_COMMON_H */