blob: f83aa13ecf0ac7454eb812e1da9df124cee6c248 [file] [log] [blame]
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewd98a8d62007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050038/* Network configuration */
39#define CONFIG_MCFFEC
40#ifdef CONFIG_MCFFEC
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050041# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050042# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043# define CONFIG_SYS_DISCOVER_PHY
44# define CONFIG_SYS_RX_ETH_BUFFER 8
45# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050046
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047# define CONFIG_SYS_FEC0_PINMUX 0
48# define CONFIG_SYS_FEC1_PINMUX 0
49# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
50# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050051# define MCFFEC_TOUT_LOOP 50000
52# define CONFIG_HAS_ETH1
53
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050054# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050055# define CONFIG_ETHPRIME "FEC0"
56# define CONFIG_IPADDR 192.162.1.2
57# define CONFIG_NETMASK 255.255.255.0
58# define CONFIG_SERVERIP 192.162.1.1
59# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050060
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
62# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050063# define FECDUPLEX FULL
64# define FECSPEED _100BASET
65# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
67# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050068# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050070#endif
71
72#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050074/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050076#define CONFIG_EXTRA_ENV_SETTINGS \
77 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020078 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050079 "loadaddr=0x40010000\0" \
80 "sbfhdr=sbfhdr.bin\0" \
81 "uboot=u-boot.bin\0" \
82 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020083 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050084 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080085 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050086 "sf erase 0 30000;" \
87 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050088 "save\0" \
89 ""
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050090#else
91/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#ifdef CONFIG_SYS_ATMEL_BOOT
93# define CONFIG_SYS_UBOOT_END 0x0403FFFF
94#elif defined(CONFIG_SYS_INTEL_BOOT)
95# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050096#endif
97#define CONFIG_EXTRA_ENV_SETTINGS \
98 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020099 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500100 "loadaddr=0x40010000\0" \
101 "uboot=u-boot.bin\0" \
102 "load=tftp ${loadaddr} ${uboot}\0" \
103 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200104 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
105 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
106 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
107 __stringify(CONFIG_SYS_UBOOT_END) ";" \
108 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500109 " ${filesize}; save\0" \
110 ""
111#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500112
113/* ATA configuration */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500114#define CONFIG_IDE_RESET 1
115#define CONFIG_IDE_PREINIT 1
116#define CONFIG_ATAPI
117#undef CONFIG_LBA48
118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_IDE_MAXBUS 1
120#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
123#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
126#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
127#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
128#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500129
130/* Realtime clock */
131#define CONFIG_MCFRTC
132#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500134
135/* Timer */
136#define CONFIG_MCFTMR
137#undef CONFIG_MCFPIT
138
139/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200140#define CONFIG_SYS_I2C
141#define CONFIG_SYS_I2C_FSL
142#define CONFIG_SYS_FSL_I2C_SPEED 80000
143#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason56ef75c2013-11-06 22:59:08 +0800144#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500146
TsiChung Liew523d9632008-03-25 15:41:15 -0500147/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000148#define CONFIG_CF_SPI
TsiChung Liew523d9632008-03-25 15:41:15 -0500149#define CONFIG_CF_DSPI
TsiChung Liew663c9522008-07-23 17:53:36 -0500150#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liew663c9522008-07-23 17:53:36 -0500152#ifdef CONFIG_CMD_SPI
TsiChung Liewacf12fb2008-08-06 19:14:08 -0500153
TsiChung Liewa424ba22009-06-30 14:18:29 +0000154# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
155 DSPI_CTAR_PCSSCK_1CLK | \
156 DSPI_CTAR_PASC(0) | \
157 DSPI_CTAR_PDT(0) | \
158 DSPI_CTAR_CSSCK(0) | \
159 DSPI_CTAR_ASC(0) | \
160 DSPI_CTAR_DT(1))
TsiChung Liew663c9522008-07-23 17:53:36 -0500161#endif
TsiChung Liew523d9632008-03-25 15:41:15 -0500162
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500163/* PCI */
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500164#ifdef CONFIG_CMD_PCI
TsiChung Liew521f97b2008-03-30 01:19:06 -0500165#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew3b790502008-01-14 17:11:47 -0600166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
170#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
171#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
174#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
175#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
178#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
179#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500180#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500181
182/* FPGA - Spartan 2 */
183/* experiment
Michal Simekb6b8aaa2013-05-01 18:05:56 +0200184#define CONFIG_FPGA
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500185#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FPGA_PROG_FEEDBACK
187#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500188*/
189
190/* Input, PCI, Flexbus, and VCO */
191#define CONFIG_EXTRA_CLOCK
192
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500193#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500196
197#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500199#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500201#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
203#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
204#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500209
210/*
211 * Low Level Configuration Settings
212 * (address mappings, register initial values, etc.)
213 * You should know what you are doing if you make changes here.
214 */
215
216/*-----------------------------------------------------------------------
217 * Definitions for initial stack pointer and data area (in DPRAM)
218 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200220#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200222#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200224#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500225
226/*-----------------------------------------------------------------------
227 * Start addresses for the final memory configuration
228 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500230 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_SDRAM_BASE 0x40000000
232#define CONFIG_SYS_SDRAM_BASE1 0x48000000
233#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
234#define CONFIG_SYS_SDRAM_CFG1 0x65311610
235#define CONFIG_SYS_SDRAM_CFG2 0x59670000
236#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
237#define CONFIG_SYS_SDRAM_EMOD 0x40010000
238#define CONFIG_SYS_SDRAM_MODE 0x00010033
239#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
242#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500243
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500244#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800245# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200246# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500247#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500249#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
251#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jinded4eb42011-08-19 10:10:40 +0800252
253/* Reserve 256 kB for malloc() */
254#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500255
256/*
257 * For booting Linux, the board info and command line data
258 * have to be in the first 8 MB of memory, since this is
259 * the maximum mapped by the Linux kernel during initialization ??
260 */
261/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500263
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500264/*
265 * Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800266 * Environment is not embedded in u-boot. First time runing may have env
267 * crc error warning if there is no correct environment on the flash.
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500268 */
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500269#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200270# define CONFIG_ENV_SPI_CS 1
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500271#endif
272#undef CONFIG_ENV_OVERWRITE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500273
274/*-----------------------------------------------------------------------
275 * FLASH organization
276 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000278# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
279# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200280# define CONFIG_ENV_OFFSET 0x30000
281# define CONFIG_ENV_SIZE 0x2000
282# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500283#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#ifdef CONFIG_SYS_ATMEL_BOOT
285# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
286# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
287# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jinded4eb42011-08-19 10:10:40 +0800288# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
289# define CONFIG_ENV_SIZE 0x2000
290# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500291#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#ifdef CONFIG_SYS_INTEL_BOOT
293# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
294# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
295# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
296# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200297# define CONFIG_ENV_SIZE 0x2000
298# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500299#endif
300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_FLASH_CFI
302#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500303
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200304# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000305# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
307# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
308# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
309# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
310# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
311# define CONFIG_SYS_FLASH_CHECKSUM
312# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liew77551092008-07-23 17:37:10 -0500313# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500314
TsiChung Liew77551092008-07-23 17:37:10 -0500315#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316# define CONFIG_SYS_ATMEL_REGION 4
317# define CONFIG_SYS_ATMEL_TOTALSECT 11
318# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
319# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liew523d9632008-03-25 15:41:15 -0500320#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500321#endif
322
323/*
324 * This is setting for JFFS2 support in u-boot.
325 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
326 */
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500327#ifdef CONFIG_CMD_JFFS2
328#ifdef CF_STMICRO_BOOT
329# define CONFIG_JFFS2_DEV "nor1"
330# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500332#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500334# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500335# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500337#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500339# define CONFIG_JFFS2_DEV "nor0"
340# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500342#endif
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500343#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500344
345/*-----------------------------------------------------------------------
346 * Cache Configuration
347 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500349
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600350#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200351 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600352#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200353 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600354#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
355#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
356#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
357 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
358 CF_ACR_EN | CF_ACR_SM_ALL)
359#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
360 CF_CACR_ICINVA | CF_CACR_EUSP)
361#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
362 CF_CACR_DEC | CF_CACR_DDCM_P | \
363 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
364
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500365/*-----------------------------------------------------------------------
366 * Memory bank definitions
367 */
368/*
369 * CS0 - NOR Flash 1, 2, 4, or 8MB
370 * CS1 - CompactFlash and registers
371 * CS2 - CPLD
372 * CS3 - FPGA
373 * CS4 - Available
374 * CS5 - Available
375 */
376
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500378 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_CS0_BASE 0x04000000
380#define CONFIG_SYS_CS0_MASK 0x00070001
381#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500382/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_CS1_BASE 0x00000000
384#define CONFIG_SYS_CS1_MASK 0x01FF0001
385#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500386
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500388#else
389/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_CS0_BASE 0x00000000
391#define CONFIG_SYS_CS0_MASK 0x01FF0001
392#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500393 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_CS1_BASE 0x04000000
395#define CONFIG_SYS_CS1_MASK 0x00070001
396#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500397
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200398#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500399#endif
400
401/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_CS2_BASE 0x08000000
403#define CONFIG_SYS_CS2_MASK 0x00070001
404#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500405
406/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_CS3_BASE 0x09000000
408#define CONFIG_SYS_CS3_MASK 0x00070001
409#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500410
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500411#endif /* _M54455EVB_H */