blob: c47f63864b4c5cfa17e2542329745812ec03a2d4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bo Shen06ce3f42014-02-09 15:52:39 +08002/*
3 * Copyright (C) 2014 Atmel Corporation
4 * Bo Shen <voice.shen@atmel.com>
Bo Shen06ce3f42014-02-09 15:52:39 +08005 */
6
7#include <common.h>
Bo Shen06ce3f42014-02-09 15:52:39 +08008#include <asm/io.h>
9#include <asm/arch/sama5d3_smc.h>
10#include <asm/arch/at91_common.h>
Bo Shen06ce3f42014-02-09 15:52:39 +080011#include <asm/arch/at91_rstc.h>
12#include <asm/arch/gpio.h>
13#include <asm/arch/clk.h>
Wenyou Yange46dd152017-04-14 08:51:47 +080014#include <debug_uart.h>
Bo Shen735ef1a2014-03-19 14:48:45 +080015#include <spl.h>
16#include <asm/arch/atmel_mpddrc.h>
17#include <asm/arch/at91_wdt.h>
Bo Shen06ce3f42014-02-09 15:52:39 +080018
19DECLARE_GLOBAL_DATA_PTR;
20
21#ifdef CONFIG_NAND_ATMEL
22void sama5d3_xplained_nand_hw_init(void)
23{
24 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
25
26 at91_periph_clk_enable(ATMEL_ID_SMC);
27
28 /* Configure SMC CS3 for NAND/SmartMedia */
29 writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
30 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
31 &smc->cs[3].setup);
32 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
33 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
34 &smc->cs[3].pulse);
35 writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
36 &smc->cs[3].cycle);
37 writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
38 AT91_SMC_TIMINGS_TAR(3) | AT91_SMC_TIMINGS_TRR(4) |
39 AT91_SMC_TIMINGS_TWB(5) | AT91_SMC_TIMINGS_RBNSEL(3)|
40 AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
41 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
42 AT91_SMC_MODE_EXNW_DISABLE |
43#ifdef CONFIG_SYS_NAND_DBW_16
44 AT91_SMC_MODE_DBW_16 |
45#else /* CONFIG_SYS_NAND_DBW_8 */
46 AT91_SMC_MODE_DBW_8 |
47#endif
48 AT91_SMC_MODE_TDF_CYCLE(3),
49 &smc->cs[3].mode);
50}
51#endif
52
53#ifdef CONFIG_CMD_USB
54static void sama5d3_xplained_usb_hw_init(void)
55{
56 at91_set_pio_output(AT91_PIO_PORTE, 3, 0);
57 at91_set_pio_output(AT91_PIO_PORTE, 4, 0);
58}
59#endif
60
61#ifdef CONFIG_GENERIC_ATMEL_MCI
62static void sama5d3_xplained_mci0_hw_init(void)
63{
Bo Shen06ce3f42014-02-09 15:52:39 +080064 at91_set_pio_output(AT91_PIO_PORTE, 2, 0); /* MCI0 Power */
65}
66#endif
67
Wenyou Yange46dd152017-04-14 08:51:47 +080068#ifdef CONFIG_DEBUG_UART_BOARD_INIT
69void board_debug_uart_init(void)
Bo Shen06ce3f42014-02-09 15:52:39 +080070{
Bo Shen06ce3f42014-02-09 15:52:39 +080071 at91_seriald_hw_init();
Wenyou Yange46dd152017-04-14 08:51:47 +080072}
73#endif
Bo Shen06ce3f42014-02-09 15:52:39 +080074
Wenyou Yange46dd152017-04-14 08:51:47 +080075#ifdef CONFIG_BOARD_EARLY_INIT_F
76int board_early_init_f(void)
77{
78#ifdef CONFIG_DEBUG_UART
79 debug_uart_init();
80#endif
Bo Shen06ce3f42014-02-09 15:52:39 +080081 return 0;
82}
Wenyou Yange46dd152017-04-14 08:51:47 +080083#endif
Bo Shen06ce3f42014-02-09 15:52:39 +080084
85int board_init(void)
86{
87 /* adress of boot parameters */
88 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
89
90#ifdef CONFIG_NAND_ATMEL
91 sama5d3_xplained_nand_hw_init();
92#endif
93#ifdef CONFIG_CMD_USB
94 sama5d3_xplained_usb_hw_init();
95#endif
96#ifdef CONFIG_GENERIC_ATMEL_MCI
97 sama5d3_xplained_mci0_hw_init();
98#endif
Bo Shen06ce3f42014-02-09 15:52:39 +080099 return 0;
100}
101
102int dram_init(void)
103{
104 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
105 CONFIG_SYS_SDRAM_SIZE);
106
Bo Shen06ce3f42014-02-09 15:52:39 +0800107 return 0;
108}
109
Bo Shen735ef1a2014-03-19 14:48:45 +0800110/* SPL */
111#ifdef CONFIG_SPL_BUILD
112void spl_board_init(void)
113{
Wenyou Yange035ea72017-09-14 11:07:44 +0800114#ifdef CONFIG_SD_BOOT
Wenyou Yang9ddd6fc2017-04-14 08:51:45 +0800115#ifdef CONFIG_GENERIC_ATMEL_MCI
Bo Shen735ef1a2014-03-19 14:48:45 +0800116 sama5d3_xplained_mci0_hw_init();
Wenyou Yang9ddd6fc2017-04-14 08:51:45 +0800117#endif
Wenyou Yange035ea72017-09-14 11:07:44 +0800118#elif CONFIG_NAND_BOOT
Bo Shen735ef1a2014-03-19 14:48:45 +0800119 sama5d3_xplained_nand_hw_init();
120#endif
121}
122
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800123static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shen735ef1a2014-03-19 14:48:45 +0800124{
125 ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
126
127 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
128 ATMEL_MPDDRC_CR_NR_ROW_14 |
129 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
130 ATMEL_MPDDRC_CR_ENRDM_ON |
131 ATMEL_MPDDRC_CR_NB_8BANKS |
132 ATMEL_MPDDRC_CR_NDQS_DISABLED |
133 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
134 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
135 /*
136 * As the DDR2-SDRAm device requires a refresh time is 7.8125us
137 * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
138 */
139 ddr2->rtr = 0x411;
140
141 ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
142 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
143 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
144 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
145 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
146 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
147 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
148 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
149
150 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
151 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
152 28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
153 26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
154
155 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
156 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
157 2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
158 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
159 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
160}
161
162void mem_init(void)
163{
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800164 struct atmel_mpddrc_config ddr2;
Bo Shen735ef1a2014-03-19 14:48:45 +0800165
166 ddr2_conf(&ddr2);
167
Wenyou Yang78f89762016-02-03 10:16:50 +0800168 /* Enable MPDDR clock */
Bo Shen735ef1a2014-03-19 14:48:45 +0800169 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
Wenyou Yang78f89762016-02-03 10:16:50 +0800170 at91_system_clk_enable(AT91_PMC_DDR);
Bo Shen735ef1a2014-03-19 14:48:45 +0800171
172 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200173 ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
Bo Shen735ef1a2014-03-19 14:48:45 +0800174}
175
176void at91_pmc_init(void)
177{
Bo Shen735ef1a2014-03-19 14:48:45 +0800178 u32 tmp;
179
180 tmp = AT91_PMC_PLLAR_29 |
181 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
182 AT91_PMC_PLLXR_MUL(43) |
183 AT91_PMC_PLLXR_DIV(1);
184 at91_plla_init(tmp);
185
Wenyou Yang5265b1e2016-02-02 12:46:14 +0800186 at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
Bo Shen735ef1a2014-03-19 14:48:45 +0800187
188 tmp = AT91_PMC_MCKR_MDIV_4 |
189 AT91_PMC_MCKR_CSS_PLLA;
190 at91_mck_init(tmp);
191}
192#endif