blob: 9f58cedb650c901c4786600c5d34d134aa4558c3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
David Feng85fd5f12013-12-14 11:47:35 +08002/*
3 * (C) Copyright 2013
4 * David Feng <fenghua@phytium.com.cn>
David Feng85fd5f12013-12-14 11:47:35 +08005 */
6
7#ifndef _ASM_ARMV8_MMU_H_
8#define _ASM_ARMV8_MMU_H_
9
Simon Glassf11478f2019-12-28 10:45:07 -070010#include <hang.h>
Baruch Siach401885a2018-11-11 12:31:01 +020011#include <linux/const.h>
12
David Feng85fd5f12013-12-14 11:47:35 +080013/*
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070014 * block/section address mask and size definitions.
David Feng85fd5f12013-12-14 11:47:35 +080015 */
Alexander Grafe317fe82016-03-04 01:09:47 +010016
17/* PAGE_SHIFT determines the page size */
18#undef PAGE_SIZE
Alexander Grafe317fe82016-03-04 01:09:47 +010019#define PAGE_SHIFT 12
20#define PAGE_SIZE (1 << PAGE_SHIFT)
Andy Yand2eb8c12017-08-17 15:55:50 +080021#define PAGE_MASK (~(PAGE_SIZE - 1))
Alexander Grafe317fe82016-03-04 01:09:47 +010022
David Feng85fd5f12013-12-14 11:47:35 +080023/***************************************************************/
24
25/*
26 * Memory types
27 */
28#define MT_DEVICE_NGNRNE 0
29#define MT_DEVICE_NGNRE 1
30#define MT_DEVICE_GRE 2
31#define MT_NORMAL_NC 3
32#define MT_NORMAL 4
33
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070034#define MEMORY_ATTRIBUTES ((0x00 << (MT_DEVICE_NGNRNE * 8)) | \
35 (0x04 << (MT_DEVICE_NGNRE * 8)) | \
36 (0x0c << (MT_DEVICE_GRE * 8)) | \
37 (0x44 << (MT_NORMAL_NC * 8)) | \
38 (UL(0xff) << (MT_NORMAL * 8)))
David Feng85fd5f12013-12-14 11:47:35 +080039
40/*
41 * Hardware page table definitions.
42 *
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070043 */
44
Alexander Grafe317fe82016-03-04 01:09:47 +010045#define PTE_TYPE_MASK (3 << 0)
46#define PTE_TYPE_FAULT (0 << 0)
47#define PTE_TYPE_TABLE (3 << 0)
Peng Fane0e98712017-11-28 10:31:28 +080048#define PTE_TYPE_PAGE (3 << 0)
Alexander Grafe317fe82016-03-04 01:09:47 +010049#define PTE_TYPE_BLOCK (1 << 0)
York Sun5bb14e02017-03-06 09:02:33 -080050#define PTE_TYPE_VALID (1 << 0)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070051
Alexander Grafe317fe82016-03-04 01:09:47 +010052#define PTE_TABLE_PXN (1UL << 59)
53#define PTE_TABLE_XN (1UL << 60)
54#define PTE_TABLE_AP (1UL << 61)
55#define PTE_TABLE_NS (1UL << 63)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070056
57/*
58 * Block
59 */
Alexander Grafe317fe82016-03-04 01:09:47 +010060#define PTE_BLOCK_MEMTYPE(x) ((x) << 2)
Alexander Grafce0a64e2016-03-04 01:09:54 +010061#define PTE_BLOCK_NS (1 << 5)
Alexander Grafe317fe82016-03-04 01:09:47 +010062#define PTE_BLOCK_NON_SHARE (0 << 8)
63#define PTE_BLOCK_OUTER_SHARE (2 << 8)
64#define PTE_BLOCK_INNER_SHARE (3 << 8)
65#define PTE_BLOCK_AF (1 << 10)
66#define PTE_BLOCK_NG (1 << 11)
67#define PTE_BLOCK_PXN (UL(1) << 53)
68#define PTE_BLOCK_UXN (UL(1) << 54)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -070069
David Feng85fd5f12013-12-14 11:47:35 +080070/*
71 * AttrIndx[2:0]
72 */
73#define PMD_ATTRINDX(t) ((t) << 2)
74#define PMD_ATTRINDX_MASK (7 << 2)
York Sun5bb14e02017-03-06 09:02:33 -080075#define PMD_ATTRMASK (PTE_BLOCK_PXN | \
76 PTE_BLOCK_UXN | \
77 PMD_ATTRINDX_MASK | \
78 PTE_TYPE_VALID)
David Feng85fd5f12013-12-14 11:47:35 +080079
80/*
81 * TCR flags.
82 */
83#define TCR_T0SZ(x) ((64 - (x)) << 0)
84#define TCR_IRGN_NC (0 << 8)
85#define TCR_IRGN_WBWA (1 << 8)
86#define TCR_IRGN_WT (2 << 8)
87#define TCR_IRGN_WBNWA (3 << 8)
88#define TCR_IRGN_MASK (3 << 8)
89#define TCR_ORGN_NC (0 << 10)
90#define TCR_ORGN_WBWA (1 << 10)
91#define TCR_ORGN_WT (2 << 10)
92#define TCR_ORGN_WBNWA (3 << 10)
93#define TCR_ORGN_MASK (3 << 10)
94#define TCR_SHARED_NON (0 << 12)
Zhichun Hua5d849ac2015-06-29 15:49:37 +080095#define TCR_SHARED_OUTER (2 << 12)
96#define TCR_SHARED_INNER (3 << 12)
David Feng85fd5f12013-12-14 11:47:35 +080097#define TCR_TG0_4K (0 << 14)
98#define TCR_TG0_64K (1 << 14)
99#define TCR_TG0_16K (2 << 14)
Alexander Graff03c0e42016-03-04 01:09:46 +0100100#define TCR_EPD1_DISABLE (1 << 23)
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700101
Andre Przywara11af9ed2022-05-09 17:08:49 +0100102#define TCR_EL1_RSVD (1U << 31)
103#define TCR_EL2_RSVD (1U << 31 | 1 << 23)
104#define TCR_EL3_RSVD (1U << 31 | 1 << 23)
Thierry Redinga3e45ab2015-08-20 11:52:14 +0200105
Andre Przywara630a7942022-06-14 00:11:10 +0100106#define HCR_EL2_E2H_BIT 34
107
York Sunef631942014-06-23 15:15:53 -0700108#ifndef __ASSEMBLY__
York Sunef631942014-06-23 15:15:53 -0700109static inline void set_ttbr_tcr_mair(int el, u64 table, u64 tcr, u64 attr)
110{
111 asm volatile("dsb sy");
112 if (el == 1) {
113 asm volatile("msr ttbr0_el1, %0" : : "r" (table) : "memory");
114 asm volatile("msr tcr_el1, %0" : : "r" (tcr) : "memory");
115 asm volatile("msr mair_el1, %0" : : "r" (attr) : "memory");
116 } else if (el == 2) {
117 asm volatile("msr ttbr0_el2, %0" : : "r" (table) : "memory");
118 asm volatile("msr tcr_el2, %0" : : "r" (tcr) : "memory");
119 asm volatile("msr mair_el2, %0" : : "r" (attr) : "memory");
120 } else if (el == 3) {
121 asm volatile("msr ttbr0_el3, %0" : : "r" (table) : "memory");
122 asm volatile("msr tcr_el3, %0" : : "r" (tcr) : "memory");
123 asm volatile("msr mair_el3, %0" : : "r" (attr) : "memory");
124 } else {
125 hang();
126 }
127 asm volatile("isb");
128}
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700129
130struct mm_region {
York Sunc7104e52016-06-24 16:46:22 -0700131 u64 virt;
132 u64 phys;
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700133 u64 size;
134 u64 attrs;
135};
Alexander Graf6b3e7ca2016-03-04 01:09:48 +0100136
137extern struct mm_region *mem_map;
York Suna81fcd12016-06-24 16:46:20 -0700138void setup_pgtables(void);
Andre Przywara630a7942022-06-14 00:11:10 +0100139u64 get_tcr(u64 *pips, u64 *pva_bits);
York Sunef631942014-06-23 15:15:53 -0700140#endif
Sergey Temerkhanov78eaa492015-10-14 09:55:45 -0700141
David Feng85fd5f12013-12-14 11:47:35 +0800142#endif /* _ASM_ARMV8_MMU_H_ */