blob: 9abb4824b584ecf594b30b35de1172b5bff53660 [file] [log] [blame]
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +00001/*
Enric Balletbo i Serraaca204b2013-07-25 09:27:38 +02002 * Board functions for IGEP COM AQUILA based boards
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +00003 *
4 * Copyright (C) 2013, ISEE 2007 SL - http://www.isee.biz/
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +00007 */
8
9#include <common.h>
10#include <errno.h>
11#include <spl.h>
12#include <asm/arch/cpu.h>
13#include <asm/arch/hardware.h>
14#include <asm/arch/omap.h>
15#include <asm/arch/ddr_defs.h>
16#include <asm/arch/clock.h>
17#include <asm/arch/gpio.h>
18#include <asm/arch/mmc_host_def.h>
19#include <asm/arch/sys_proto.h>
20#include <asm/io.h>
21#include <asm/emif.h>
22#include <asm/gpio.h>
23#include <i2c.h>
24#include <miiphy.h>
25#include <cpsw.h>
Ladislav Michlb6bd7f92017-04-01 17:17:57 +020026#include <fdt_support.h>
27#include <mtd_node.h>
28#include <jffs2/load_kernel.h>
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000029#include "board.h"
30
31DECLARE_GLOBAL_DATA_PTR;
32
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000033static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
34
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000035#ifdef CONFIG_SPL_BUILD
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000036static const struct ddr_data ddr3_data = {
37 .datardsratio0 = K4B2G1646EBIH9_RD_DQS,
38 .datawdsratio0 = K4B2G1646EBIH9_WR_DQS,
39 .datafwsratio0 = K4B2G1646EBIH9_PHY_FIFO_WE,
40 .datawrsratio0 = K4B2G1646EBIH9_PHY_WR_DATA,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000041};
42
43static const struct cmd_control ddr3_cmd_ctrl_data = {
44 .cmd0csratio = K4B2G1646EBIH9_RATIO,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000045 .cmd0iclkout = K4B2G1646EBIH9_INVERT_CLKOUT,
46
47 .cmd1csratio = K4B2G1646EBIH9_RATIO,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000048 .cmd1iclkout = K4B2G1646EBIH9_INVERT_CLKOUT,
49
50 .cmd2csratio = K4B2G1646EBIH9_RATIO,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000051 .cmd2iclkout = K4B2G1646EBIH9_INVERT_CLKOUT,
52};
53
54static struct emif_regs ddr3_emif_reg_data = {
55 .sdram_config = K4B2G1646EBIH9_EMIF_SDCFG,
56 .ref_ctrl = K4B2G1646EBIH9_EMIF_SDREF,
57 .sdram_tim1 = K4B2G1646EBIH9_EMIF_TIM1,
58 .sdram_tim2 = K4B2G1646EBIH9_EMIF_TIM2,
59 .sdram_tim3 = K4B2G1646EBIH9_EMIF_TIM3,
60 .zq_config = K4B2G1646EBIH9_ZQ_CFG,
61 .emif_ddr_phy_ctlr_1 = K4B2G1646EBIH9_EMIF_READ_LATENCY,
62};
Lokesh Vutla89a83bf2013-07-30 10:48:52 +053063
64#define OSC (V_OSCK/1000000)
65const struct dpll_params dpll_ddr = {
Enric Balletbo i Serra177db362013-09-10 11:12:26 +020066 400, OSC-1, 1, -1, -1, -1, -1};
Lokesh Vutla89a83bf2013-07-30 10:48:52 +053067
68const struct dpll_params *get_dpll_ddr_params(void)
69{
70 return &dpll_ddr;
71}
72
Heiko Schocherb21f2ac2013-07-30 10:48:54 +053073void set_uart_mux_conf(void)
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000074{
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000075 enable_uart0_pin_mux();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +053076}
Lokesh Vutlab1b6fba2013-07-30 10:48:53 +053077
Heiko Schocherb21f2ac2013-07-30 10:48:54 +053078void set_mux_conf_regs(void)
79{
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000080 enable_board_pin_mux();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +053081}
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000082
Lokesh Vutla303b2672013-12-10 15:02:21 +053083const struct ctrl_ioregs ioregs = {
84 .cm0ioctl = K4B2G1646EBIH9_IOCTRL_VALUE,
85 .cm1ioctl = K4B2G1646EBIH9_IOCTRL_VALUE,
86 .cm2ioctl = K4B2G1646EBIH9_IOCTRL_VALUE,
87 .dt0ioctl = K4B2G1646EBIH9_IOCTRL_VALUE,
88 .dt1ioctl = K4B2G1646EBIH9_IOCTRL_VALUE,
89};
90
Heiko Schocherb21f2ac2013-07-30 10:48:54 +053091void sdram_init(void)
92{
Lokesh Vutla303b2672013-12-10 15:02:21 +053093 config_ddr(400, &ioregs, &ddr3_data,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000094 &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000095}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +053096#endif
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +000097
98/*
99 * Basic board specific setup. Pinmux has been handled already.
100 */
101int board_init(void)
102{
Tom Rinif3b6a1d2013-08-09 11:22:13 -0400103 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +0000104
105 gpmc_init();
106
107 return 0;
108}
109
Ladislav Michlb6bd7f92017-04-01 17:17:57 +0200110#ifdef CONFIG_OF_BOARD_SETUP
111int ft_board_setup(void *blob, bd_t *bd)
112{
113#ifdef CONFIG_FDT_FIXUP_PARTITIONS
114 static struct node_info nodes[] = {
115 { "ti,omap2-nand", MTD_DEV_TYPE_NAND, },
116 };
117
118 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
119#endif
120 return 0;
121}
122#endif
123
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +0000124#if defined(CONFIG_DRIVER_TI_CPSW)
125static void cpsw_control(int enabled)
126{
127 /* VTP can be added here */
128
129 return;
130}
131
132static struct cpsw_slave_data cpsw_slaves[] = {
133 {
134 .slave_reg_ofs = 0x208,
135 .sliver_reg_ofs = 0xd80,
Mugunthan V N4944f372014-02-18 07:31:52 -0500136 .phy_addr = 0,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +0000137 .phy_if = PHY_INTERFACE_MODE_RMII,
138 },
139};
140
141static struct cpsw_platform_data cpsw_data = {
142 .mdio_base = CPSW_MDIO_BASE,
143 .cpsw_base = CPSW_BASE,
144 .mdio_div = 0xff,
145 .channels = 8,
146 .cpdma_reg_ofs = 0x800,
147 .slaves = 1,
148 .slave_data = cpsw_slaves,
149 .ale_reg_ofs = 0xd00,
150 .ale_entries = 1024,
151 .host_port_reg_ofs = 0x108,
152 .hw_stats_reg_ofs = 0x900,
Lars Poeschel949a6ad2013-09-30 09:51:34 +0200153 .bd_ram_ofs = 0x2000,
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +0000154 .mac_control = (1 << 5),
155 .control = cpsw_control,
156 .host_port_num = 0,
157 .version = CPSW_CTRL_VERSION_2,
158};
159
160int board_eth_init(bd_t *bis)
161{
162 int rv, ret = 0;
163 uint8_t mac_addr[6];
164 uint32_t mac_hi, mac_lo;
165
166 if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
167 /* try reading mac address from efuse */
168 mac_lo = readl(&cdev->macid0l);
169 mac_hi = readl(&cdev->macid0h);
170 mac_addr[0] = mac_hi & 0xFF;
171 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
172 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
173 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
174 mac_addr[4] = mac_lo & 0xFF;
175 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
Joe Hershberger8ecdbed2015-04-08 01:41:04 -0500176 if (is_valid_ethaddr(mac_addr))
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +0000177 eth_setenv_enetaddr("ethaddr", mac_addr);
178 }
179
Heiko Schocherc4fea292013-08-19 16:38:56 +0200180 writel((GMII1_SEL_RMII | RMII1_IO_CLK_EN),
181 &cdev->miisel);
Enric Balletbo i Serra9b96f462013-04-04 22:27:58 +0000182
183 rv = cpsw_register(&cpsw_data);
184 if (rv < 0)
185 printf("Error %d registering CPSW switch\n", rv);
186 else
187 ret += rv;
188
189 return ret;
190}
191#endif