blob: 76b09181e300d1e093f7c8b7a2c6515ee538da44 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053019#define CONFIG_SPL_PAD_TO 0x40000
20#define CONFIG_SPL_MAX_SIZE 0x28000
21#ifdef CONFIG_SPL_BUILD
22#define CONFIG_SPL_SKIP_RELOCATE
23#define CONFIG_SPL_COMMON_INIT_DDR
24#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053025#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
Miquel Raynald0935362019-10-03 19:50:03 +020029#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000030#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040031#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
32/*
33 * HDR would be appended at end of image and copied to DDR along
34 * with U-Boot image.
35 */
36#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
37 CONFIG_U_BOOT_HDR_SIZE)
38#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080041#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
42#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053047#define CONFIG_SPL_SPI_FLASH_MINIMAL
48#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080049#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#ifndef CONFIG_SPL_BUILD
53#define CONFIG_SYS_MPC85XX_NO_RESETVEC
54#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053055#endif
56
57#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080058#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053059#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080060#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
61#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053062#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053063#ifndef CONFIG_SPL_BUILD
64#define CONFIG_SYS_MPC85XX_NO_RESETVEC
65#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053066#endif
67
68#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053069
70/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053071#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053072
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053073#ifndef CONFIG_RESET_VECTOR_ADDRESS
74#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
75#endif
76
77#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080078#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040079#define CONFIG_PCIE1 /* PCIE controller 1 */
80#define CONFIG_PCIE2 /* PCIE controller 2 */
81#define CONFIG_PCIE3 /* PCIE controller 3 */
82#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053083
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053084#if defined(CONFIG_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +020085#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +000086#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040087#define CONFIG_RAMBOOT_NAND
88#define CONFIG_BOOTSCRIPT_COPY_RAM
89#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053090#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053091
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053092/*
93 * These can be toggled for performance analysis, otherwise use default.
94 */
95#define CONFIG_SYS_CACHE_STASHING
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053096#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053097#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053098#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
99#endif
100
101#define CONFIG_ENABLE_36BIT_PHYS
102
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530103/*
104 * Config the L3 Cache as L3 SRAM
105 */
106#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400107/*
108 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
109 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
110 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
111 */
112#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530113#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400114#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500115#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530116#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
117#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
118#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530119
120#define CONFIG_SYS_DCSRBAR 0xf0000000
121#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
122
123/*
124 * DDR Setup
125 */
126#define CONFIG_VERY_BIG_RAM
127#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
128#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
129
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530130#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530131
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530132#define CONFIG_SYS_SPD_BUS_NUM 0
133#define SPD_EEPROM_ADDRESS 0x51
134
135#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
136
137/*
138 * IFC Definitions
139 */
140#define CONFIG_SYS_FLASH_BASE 0xe8000000
141#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
142
143#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
144#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
145 CSPR_PORT_SIZE_16 | \
146 CSPR_MSEL_NOR | \
147 CSPR_V)
148#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530149
150/*
151 * TDM Definition
152 */
153#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
154
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530155/* NOR Flash Timing Params */
156#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
157#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
158 FTIM0_NOR_TEADC(0x5) | \
159 FTIM0_NOR_TEAHC(0x5))
160#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
161 FTIM1_NOR_TRAD_NOR(0x1A) |\
162 FTIM1_NOR_TSEQRAD_NOR(0x13))
163#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
164 FTIM2_NOR_TCH(0x4) | \
165 FTIM2_NOR_TWPH(0x0E) | \
166 FTIM2_NOR_TWP(0x1c))
167#define CONFIG_SYS_NOR_FTIM3 0x0
168
169#define CONFIG_SYS_FLASH_QUIET_TEST
170#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
171
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530172#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
173#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
175
176#define CONFIG_SYS_FLASH_EMPTY_INFO
177#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
178
179/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530180#define CPLD_LBMAP_MASK 0x3F
181#define CPLD_BANK_SEL_MASK 0x07
182#define CPLD_BANK_OVERRIDE 0x40
183#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
184#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
185#define CPLD_LBMAP_RESET 0xFF
186#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530187
York Sune9c8dcf2016-11-18 13:44:00 -0800188#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800189#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800190#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530191#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800192#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530193
York Sun2c156012016-11-21 10:46:53 -0800194#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530195#define CPLD_INT_MASK_ALL 0xFF
196#define CPLD_INT_MASK_THERM 0x80
197#define CPLD_INT_MASK_DVI_DFP 0x40
198#define CPLD_INT_MASK_QSGMII1 0x20
199#define CPLD_INT_MASK_QSGMII2 0x10
200#define CPLD_INT_MASK_SGMI1 0x08
201#define CPLD_INT_MASK_SGMI2 0x04
202#define CPLD_INT_MASK_TDMR1 0x02
203#define CPLD_INT_MASK_TDMR2 0x01
204#endif
205
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530206#define CONFIG_SYS_CPLD_BASE 0xffdf0000
207#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530208#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530209#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
210 | CSPR_PORT_SIZE_8 \
211 | CSPR_MSEL_GPCM \
212 | CSPR_V)
213#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
214#define CONFIG_SYS_CSOR2 0x0
215/* CPLD Timing parameters for IFC CS2 */
216#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
217 FTIM0_GPCM_TEADC(0x0e) | \
218 FTIM0_GPCM_TEAHC(0x0e))
219#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
220 FTIM1_GPCM_TRAD(0x1f))
221#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800222 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530223 FTIM2_GPCM_TWP(0x1f))
224#define CONFIG_SYS_CS2_FTIM3 0x0
225
226/* NAND Flash on IFC */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530227#define CONFIG_SYS_NAND_BASE 0xff800000
228#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
229
230#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
231#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
232 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
233 | CSPR_MSEL_NAND /* MSEL = NAND */ \
234 | CSPR_V)
235#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
236
237#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
238 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
239 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
240 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
241 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
242 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
243 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
244
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530245/* ONFI NAND Flash mode0 Timing Params */
246#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
247 FTIM0_NAND_TWP(0x18) | \
248 FTIM0_NAND_TWCHT(0x07) | \
249 FTIM0_NAND_TWH(0x0a))
250#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
251 FTIM1_NAND_TWBE(0x39) | \
252 FTIM1_NAND_TRR(0x0e) | \
253 FTIM1_NAND_TRP(0x18))
254#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
255 FTIM2_NAND_TREH(0x0a) | \
256 FTIM2_NAND_TWHRE(0x1e))
257#define CONFIG_SYS_NAND_FTIM3 0x0
258
259#define CONFIG_SYS_NAND_DDR_LAW 11
260#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
261#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530262
Miquel Raynald0935362019-10-03 19:50:03 +0200263#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530264#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
265#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
266#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
267#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
268#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
269#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
270#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
271#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
272#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
273#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
274#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
275#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
276#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
277#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
278#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
279#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
280#else
281#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
282#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
283#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
284#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
285#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
286#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
287#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
288#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
289#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
290#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
291#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
292#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
293#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
294#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
295#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
296#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
297#endif
298
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530299#ifdef CONFIG_SPL_BUILD
300#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
301#else
302#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
303#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530304
305#if defined(CONFIG_RAMBOOT_PBL)
306#define CONFIG_SYS_RAMBOOT
307#endif
308
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530309#define CONFIG_HWCONFIG
310
311/* define to use L1 as initial stack */
312#define CONFIG_L1_INIT_RAM
313#define CONFIG_SYS_INIT_RAM_LOCK
314#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
315#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700316#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530317/* The assembler doesn't like typecast */
318#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
319 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
320 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
321#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
322
323#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
324 GENERATED_GBL_DATA_SIZE)
325#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
326
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530327#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530328
329/* Serial Port - controlled on board with jumper J8
330 * open - index 2
331 * shorted - index 1
332 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530333#define CONFIG_SYS_NS16550_SERIAL
334#define CONFIG_SYS_NS16550_REG_SIZE 1
335#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
336
337#define CONFIG_SYS_BAUDRATE_TABLE \
338 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
339
340#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
341#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
342#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
343#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530344
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530345/* I2C bus multiplexer */
346#define I2C_MUX_PCA_ADDR 0x70
347#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530348
York Sun097aa602016-11-21 11:25:26 -0800349#if defined(CONFIG_TARGET_T1042RDB_PI) || \
350 defined(CONFIG_TARGET_T1040D4RDB) || \
351 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800352/* LDI/DVI Encoder for display */
353#define CONFIG_SYS_I2C_LDI_ADDR 0x38
354#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800355#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800356
vijay rai27cdc772014-03-31 11:46:34 +0530357/*
358 * RTC configuration
359 */
360#define RTC
361#define CONFIG_RTC_DS1337 1
362#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530363
vijay rai27cdc772014-03-31 11:46:34 +0530364/*DVI encoder*/
365#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
366#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530367
368/*
369 * eSPI - Enhanced SPI
370 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530371
372/*
373 * General PCI
374 * Memory space is mapped 1-1, but I/O space must start from 0.
375 */
376
377#ifdef CONFIG_PCI
378/* controller 1, direct to uli, tgtid 3, Base address 20000 */
379#ifdef CONFIG_PCIE1
380#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530381#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530382#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530383#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530384#endif
385
386/* controller 2, Slot 2, tgtid 2, Base address 201000 */
387#ifdef CONFIG_PCIE2
388#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530389#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530390#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530391#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530392#endif
393
394/* controller 3, Slot 1, tgtid 1, Base address 202000 */
395#ifdef CONFIG_PCIE3
396#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530397#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530398#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530399#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530400#endif
401
402/* controller 4, Base address 203000 */
403#ifdef CONFIG_PCIE4
404#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530405#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530406#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530407#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530408#endif
409
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530410#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530411#endif /* CONFIG_PCI */
412
413/* SATA */
414#define CONFIG_FSL_SATA_V2
415#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530416#define CONFIG_SATA1
417#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
418#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
419
420#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530421#endif
422
423/*
424* USB
425*/
426#define CONFIG_HAS_FSL_DR_USB
427
428#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400429#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530430#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530431#endif
432#endif
433
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530434#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530435#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530436#endif
437
438/* Qman/Bman */
439#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500440#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530441#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
442#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
443#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500444#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
445#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
446#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
447#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
448#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
449 CONFIG_SYS_BMAN_CENA_SIZE)
450#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
451#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500452#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530453#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
454#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
455#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500456#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
457#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
458#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
459#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
460#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
461 CONFIG_SYS_QMAN_CENA_SIZE)
462#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
463#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530464
465#define CONFIG_SYS_DPAA_FMAN
466#define CONFIG_SYS_DPAA_PME
467
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530468#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
469#endif /* CONFIG_NOBQFMAN */
470
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530471#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800472#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530473#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800474#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300475#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800476#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530477#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
478#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
479#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
480#endif
481
York Sun097aa602016-11-21 11:25:26 -0800482#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530483#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
484#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
485#else
486#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
487#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530488#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530489
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200490/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800491#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200492#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800493#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200494#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
495#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530496#else
497#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
498#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
499#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200500#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530501#endif
502
503/*
504 * Environment
505 */
506#define CONFIG_LOADS_ECHO /* echo on for serial download */
507#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
508
509/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530510 * Miscellaneous configurable options
511 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530512
513/*
514 * For booting Linux, the board info and command line data
515 * have to be in the first 64 MB of memory, since this is
516 * the maximum mapped by the Linux kernel during initialization.
517 */
518#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
519#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
520
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530521/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530522 * Dynamic MTD Partition support with mtdparts
523 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530524
525/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530526 * Environment Configuration
527 */
528#define CONFIG_ROOTPATH "/opt/nfsroot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530529#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
530
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530531#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530532#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530533
York Sun37cdf5d2016-11-18 13:31:27 -0800534#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530535#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800536#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530537#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800538#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530539#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800540#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530541#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800542#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530543#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530544#endif
545
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530546#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530547 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
548 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
549 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530550 "netdev=eth0\0" \
551 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
552 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
553 "tftpflash=tftpboot $loadaddr $uboot && " \
554 "protect off $ubootaddr +$filesize && " \
555 "erase $ubootaddr +$filesize && " \
556 "cp.b $loadaddr $ubootaddr $filesize && " \
557 "protect on $ubootaddr +$filesize && " \
558 "cmp.b $loadaddr $ubootaddr $filesize\0" \
559 "consoledev=ttyS0\0" \
560 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530561 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500562 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530563 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500564 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530565
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530566#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530567
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530568#endif /* __CONFIG_H */