blob: 41f1b1f071c7847ca4b8c8eee4ec16da68576acd [file] [log] [blame]
Aubrey Li10ebdd92007-03-19 01:24:52 +08001/*
2 * U-boot - Configuration file for BF537 STAMP board
3 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF537_STAMP_H__
6#define __CONFIG_BF537_STAMP_H__
Aubrey Li10ebdd92007-03-19 01:24:52 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey Li10ebdd92007-03-19 01:24:52 +080010
Mike Frysinger62d2a232008-06-01 09:09:48 -040011/*
12 * Processor Settings
13 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf537-0.2
Mike Frysinger62d2a232008-06-01 09:09:48 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Aubrey Li10ebdd92007-03-19 01:24:52 +080016
Aubrey Li10ebdd92007-03-19 01:24:52 +080017
Mike Frysinger62d2a232008-06-01 09:09:48 -040018/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 25000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
Aubrey Li10ebdd92007-03-19 01:24:52 +080033#define CONFIG_VCO_MULT 20
Mike Frysinger62d2a232008-06-01 09:09:48 -040034/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
Aubrey Li10ebdd92007-03-19 01:24:52 +080036#define CONFIG_CCLK_DIV 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040037/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
Mike Frysinger40069e12008-12-08 16:16:11 -050039#define CONFIG_SCLK_DIV 4
Aubrey Li10ebdd92007-03-19 01:24:52 +080040
Aubrey Li10ebdd92007-03-19 01:24:52 +080041
Mike Frysinger62d2a232008-06-01 09:09:48 -040042/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 10
46#define CONFIG_MEM_SIZE 64
Aubrey Li10ebdd92007-03-19 01:24:52 +080047
Mike Frysinger62d2a232008-06-01 09:09:48 -040048#define CONFIG_EBIU_SDRRC_VAL 0x306
49#define CONFIG_EBIU_SDGCTL_VAL 0x91114d
Aubrey Li10ebdd92007-03-19 01:24:52 +080050
Mike Frysinger62d2a232008-06-01 09:09:48 -040051#define CONFIG_EBIU_AMGCTL_VAL 0xFF
52#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
53#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
Aubrey Li10ebdd92007-03-19 01:24:52 +080054
Sonic Zhangae26b402013-02-20 18:05:16 +080055#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mike Frysinger62d2a232008-06-01 09:09:48 -040056#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
57
Aubrey Li10ebdd92007-03-19 01:24:52 +080058
59/*
60 * Network Settings
61 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040062#ifndef __ADSPBF534__
63#define ADI_CMDS_NETWORK 1
64#define CONFIG_BFIN_MAC
65#define CONFIG_NETCONSOLE 1
Aubrey Li10ebdd92007-03-19 01:24:52 +080066#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -040067#define CONFIG_HOSTNAME bf537-stamp
Masahiro Yamada56300392014-04-18 19:09:49 +090068#define CONFIG_LIB_RAND
Aubrey Li10ebdd92007-03-19 01:24:52 +080069
Jon Loeliger8262ada2007-07-04 22:31:49 -050070/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040071 * Flash Settings
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050072 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040073#define CONFIG_FLASH_CFI_DRIVER
74#define CONFIG_SYS_FLASH_BASE 0x20000000
75#define CONFIG_SYS_FLASH_CFI
76#define CONFIG_SYS_FLASH_PROTECTION
77#define CONFIG_SYS_MAX_FLASH_BANKS 1
78/* some have 67 sectors (M29W320DB), but newer have 71 (M29W320EB) */
79#define CONFIG_SYS_MAX_FLASH_SECT 71
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050080
81
82/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040083 * SPI Settings
Jon Loeliger8262ada2007-07-04 22:31:49 -050084 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040085#define CONFIG_BFIN_SPI
86#define CONFIG_ENV_SPI_MAX_HZ 30000000
Mike Frysinger9a4406462009-06-14 22:29:35 -040087#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysinger62d2a232008-06-01 09:09:48 -040088#define CONFIG_SPI_FLASH
Mike Frysingercf01ec92010-09-19 16:26:55 -040089#define CONFIG_SPI_FLASH_ALL
Jon Loeliger8262ada2007-07-04 22:31:49 -050090
Jon Loeliger8262ada2007-07-04 22:31:49 -050091
Mike Frysinger62d2a232008-06-01 09:09:48 -040092/*
93 * Env Storage Settings
94 */
95#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
96#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Li535ec1f2009-06-12 10:53:22 +000097#define CONFIG_ENV_OFFSET 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -040098#define CONFIG_ENV_SIZE 0x2000
Vivi Li535ec1f2009-06-12 10:53:22 +000099#define CONFIG_ENV_SECT_SIZE 0x10000
Aubrey Li10ebdd92007-03-19 01:24:52 +0800100#else
Mike Frysinger62d2a232008-06-01 09:09:48 -0400101#define CONFIG_ENV_IS_IN_FLASH
102#define CONFIG_ENV_OFFSET 0x4000
103#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
104#define CONFIG_ENV_SIZE 0x2000
105#define CONFIG_ENV_SECT_SIZE 0x2000
Aubrey Li10ebdd92007-03-19 01:24:52 +0800106#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -0400107#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
108#define ENV_IS_EMBEDDED
Aubrey Li10ebdd92007-03-19 01:24:52 +0800109#else
Mike Frysinger45b57bd2009-07-21 22:17:36 -0400110#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Aubrey Li10ebdd92007-03-19 01:24:52 +0800111#endif
Mike Frysinger37f48702009-06-14 06:29:07 -0400112#ifdef ENV_IS_EMBEDDED
113/* WARNING - the following is hand-optimized to fit within
114 * the sector before the environment sector. If it throws
115 * an error during compilation remove an object here to get
116 * it linked after the configuration sector.
117 */
118# define LDS_BOARD_TEXT \
Masahiro Yamada30a198b2013-11-11 14:36:00 +0900119 arch/blackfin/lib/built-in.o (.text*); \
120 arch/blackfin/cpu/built-in.o (.text*); \
Mike Frysinger37f48702009-06-14 06:29:07 -0400121 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingera0d60412010-11-19 19:28:56 -0500122 common/env_embedded.o (.text*);
Mike Frysinger37f48702009-06-14 06:29:07 -0400123#endif
Aubrey Li10ebdd92007-03-19 01:24:52 +0800124
Aubrey Li10ebdd92007-03-19 01:24:52 +0800125
Mike Frysinger62d2a232008-06-01 09:09:48 -0400126/*
127 * I2C Settings
128 */
Scott Jiang80d27fa2014-11-13 15:30:55 +0800129#define CONFIG_SYS_I2C
Scott Jiang655761e2014-11-13 15:30:53 +0800130#define CONFIG_SYS_I2C_ADI
Aubrey Li10ebdd92007-03-19 01:24:52 +0800131
Aubrey Li10ebdd92007-03-19 01:24:52 +0800132
133/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400134 * SPI_MMC Settings
Aubrey Li10ebdd92007-03-19 01:24:52 +0800135 */
Sonic Zhangae26b402013-02-20 18:05:16 +0800136#define CONFIG_MMC_SPI
137#ifdef CONFIG_MMC_SPI
Mike Frysinger62d2a232008-06-01 09:09:48 -0400138#define CONFIG_MMC
Mike Frysingeraa5e9222010-12-24 12:53:47 -0500139#define CONFIG_GENERIC_MMC
Sonic Zhangae26b402013-02-20 18:05:16 +0800140#endif
Aubrey Li10ebdd92007-03-19 01:24:52 +0800141
142/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400143 * NAND Settings
Aubrey Li10ebdd92007-03-19 01:24:52 +0800144 */
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400145/* #define CONFIG_NAND_PLAT */
Sonic Zhangae26b402013-02-20 18:05:16 +0800146#ifdef CONFIG_NAND_PLAT
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400147#define CONFIG_SYS_NAND_BASE 0x20212000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MAX_NAND_DEVICE 1
Aubrey Li10ebdd92007-03-19 01:24:52 +0800149
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400150#define BFIN_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 2))
151#define BFIN_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 1))
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400152#define BFIN_NAND_WRITE(addr, cmd) \
Mike Frysinger62d2a232008-06-01 09:09:48 -0400153 do { \
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400154 bfin_write8(addr, cmd); \
155 SSYNC(); \
Aubrey Li10ebdd92007-03-19 01:24:52 +0800156 } while (0)
157
Mike Frysingerc0e7c7a2009-05-25 22:42:28 -0400158#define NAND_PLAT_WRITE_CMD(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_CLE(chip), cmd)
159#define NAND_PLAT_WRITE_ADR(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_ALE(chip), cmd)
Mike Frysinger0892b0c2010-07-05 04:55:05 -0400160#define NAND_PLAT_GPIO_DEV_READY GPIO_PF3
Sonic Zhangae26b402013-02-20 18:05:16 +0800161#endif /* CONFIG_NAND_PLAT */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800162
163/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400164 * CF-CARD IDE-HDD Support
Aubrey Li10ebdd92007-03-19 01:24:52 +0800165 */
Michael Hennerichccb0d4e2009-06-18 09:12:50 +0000166
167/*
168 * Add CF flash card support in TRUE-IDE Mode (CF-IDE-NAND Card)
169 * Strange address mapping Blackfin A13 connects to CF_A0
170 */
171
172/* #define CONFIG_BFIN_TRUE_IDE */
173
174/*
175 * Add CF flash card support in Common Memory Mode (CF-IDE-NAND Card)
176 * This should be the preferred mode
177 */
178
179/* #define CONFIG_BFIN_CF_IDE */
180
181/*
182 * Add IDE Disk Drive (HDD) support
183 * See example interface here:
184 * http://docs.blackfin.uclinux.org/doku.php?id=linux-kernel:drivers:ide-blackfin
185 */
186
187/* #define CONFIG_BFIN_HDD_IDE */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800188
Mike Frysinger62d2a232008-06-01 09:09:48 -0400189#if defined(CONFIG_BFIN_CF_IDE) || \
190 defined(CONFIG_BFIN_HDD_IDE) || \
191 defined(CONFIG_BFIN_TRUE_IDE)
192# define CONFIG_BFIN_IDE 1
193# define CONFIG_CMD_IDE
194#endif
Aubrey Li10ebdd92007-03-19 01:24:52 +0800195
Aubrey Li10ebdd92007-03-19 01:24:52 +0800196#if defined(CONFIG_BFIN_IDE)
197
198#define CONFIG_DOS_PARTITION 1
199/*
200 * IDE/ATA stuff
201 */
202#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
203#undef CONFIG_IDE_LED /* no led for ide supported */
204#undef CONFIG_IDE_RESET /* no reset for ide supported */
205
Mike Frysinger62d2a232008-06-01 09:09:48 -0400206#define CONFIG_SYS_IDE_MAXBUS 1
207#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey Li10ebdd92007-03-19 01:24:52 +0800208
Mike Frysinger62d2a232008-06-01 09:09:48 -0400209#undef CONFIG_EBIU_AMBCTL1_VAL
210#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC3FFC3
Aubrey Li10ebdd92007-03-19 01:24:52 +0800211
212#define CONFIG_CF_ATASEL_DIS 0x20311800
213#define CONFIG_CF_ATASEL_ENA 0x20311802
214
215#if defined(CONFIG_BFIN_TRUE_IDE)
216/*
217 * Note that these settings aren't for the most part used in include/ata.h
218 * when all of the ATA registers are setup
219 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_ATA_BASE_ADDR 0x2031C000
221#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400222#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
223#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
224#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
Michael Hennerichccb0d4e2009-06-18 09:12:50 +0000225#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A13 */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800226
Mike Frysinger62d2a232008-06-01 09:09:48 -0400227#elif defined(CONFIG_BFIN_CF_IDE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_ATA_BASE_ADDR 0x20211800
229#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400230#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* data I/O */
231#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* normal register accesses */
232#define CONFIG_SYS_ATA_ALT_OFFSET 0x000E /* alternate registers */
Michael Hennerichccb0d4e2009-06-18 09:12:50 +0000233#define CONFIG_SYS_ATA_STRIDE 1 /* CF_A0=0, with /CE1 /CE2 odd/even byte selects */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800234
Mike Frysinger62d2a232008-06-01 09:09:48 -0400235#elif defined(CONFIG_BFIN_HDD_IDE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_ATA_BASE_ADDR 0x20314000
237#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400238#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
239#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
240#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A1 */
Aubrey Li10ebdd92007-03-19 01:24:52 +0800242#undef CONFIG_SCLK_DIV
243#define CONFIG_SCLK_DIV 8
Mike Frysinger62d2a232008-06-01 09:09:48 -0400244#endif
245
246#endif
247
248
249/*
250 * Misc Settings
251 */
252#define CONFIG_MISC_INIT_R
253#define CONFIG_RTC_BFIN
254#define CONFIG_UART_CONSOLE 0
Aubrey Li10ebdd92007-03-19 01:24:52 +0800255
Mike Frysinger62d2a232008-06-01 09:09:48 -0400256/* Define if want to do post memory test */
257#undef CONFIG_POST
258#ifdef CONFIG_POST
Mike Frysinger8a4e1872011-05-10 13:00:30 -0400259#define CONFIG_SYS_POST_HOTKEYS_GPIO GPIO_PF5
Mike Frysinger32ed1fe2011-05-10 16:22:25 -0400260#define CONFIG_POST_BSPEC1_GPIO_LEDS \
261 GPIO_PF6, GPIO_PF7, GPIO_PF8, GPIO_PF9, GPIO_PF10, GPIO_PF11,
262#define CONFIG_POST_BSPEC2_GPIO_BUTTONS \
263 GPIO_PF5, GPIO_PF4, GPIO_PF3, GPIO_PF2,
264#define CONFIG_POST_BSPEC2_GPIO_NAMES \
265 10, 11, 12, 13,
Mike Frysinger368cfc82011-05-10 16:48:36 -0400266#define CONFIG_SYS_POST_FLASH_START 11
267#define CONFIG_SYS_POST_FLASH_END 71
Mike Frysinger62d2a232008-06-01 09:09:48 -0400268#endif
269
Mike Frysingerafd0fbf2010-01-21 23:29:18 -0500270/* These are for board tests */
271#if 0
272#define CONFIG_BOOTCOMMAND "bootldr 0x203f0100"
273#define CONFIG_AUTOBOOT_KEYED
274#define CONFIG_AUTOBOOT_PROMPT \
275 "autoboot in %d seconds: press space to stop\n", bootdelay
276#define CONFIG_AUTOBOOT_STOP_STR " "
277#endif
278
Mike Frysinger62d2a232008-06-01 09:09:48 -0400279
280/*
281 * Pull in common ADI header for remaining command/environment setup
282 */
283#include <configs/bfin_adi_common.h>
Aubrey Li10ebdd92007-03-19 01:24:52 +0800284
Aubrey Li10ebdd92007-03-19 01:24:52 +0800285#endif