blob: b85dbbe13cb15b905e5c3a9800b3bd7f956dca4e [file] [log] [blame]
York Sune12abcb2015-03-20 19:28:24 -07001/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
10#include "ls2085a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
12#undef CONFIG_CONS_INDEX
13#define CONFIG_CONS_INDEX 2
14
15#define CONFIG_DISPLAY_BOARDINFO
16
17#ifndef __ASSEMBLY__
18unsigned long get_board_sys_clk(void);
19#endif
20
Gong Qianyu52de2e52015-10-26 19:47:42 +080021#define CONFIG_SYS_FSL_CLK
York Sune12abcb2015-03-20 19:28:24 -070022#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
23#define CONFIG_DDR_CLK_FREQ 133333333
24#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
25
26#define CONFIG_DDR_SPD
27#define CONFIG_DDR_ECC
28#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
29#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
30#define SPD_EEPROM_ADDRESS1 0x51
31#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053032#define SPD_EEPROM_ADDRESS3 0x53
33#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070034#define SPD_EEPROM_ADDRESS5 0x55
35#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
36#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
37#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
38#define CONFIG_DIMM_SLOTS_PER_CTLR 2
39#define CONFIG_CHIP_SELECTS_PER_CTRL 4
40#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
41#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
42
43/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
44
45#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
46#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
47#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
48
49#define CONFIG_SYS_NOR0_CSPR \
50 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
51 CSPR_PORT_SIZE_16 | \
52 CSPR_MSEL_NOR | \
53 CSPR_V)
54#define CONFIG_SYS_NOR0_CSPR_EARLY \
55 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
56 CSPR_PORT_SIZE_16 | \
57 CSPR_MSEL_NOR | \
58 CSPR_V)
59#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
60#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
61 FTIM0_NOR_TEADC(0x5) | \
62 FTIM0_NOR_TEAHC(0x5))
63#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
64 FTIM1_NOR_TRAD_NOR(0x1a) |\
65 FTIM1_NOR_TSEQRAD_NOR(0x13))
66#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
67 FTIM2_NOR_TCH(0x4) | \
68 FTIM2_NOR_TWPH(0x0E) | \
69 FTIM2_NOR_TWP(0x1c))
70#define CONFIG_SYS_NOR_FTIM3 0x04000000
71#define CONFIG_SYS_IFC_CCR 0x01000000
72
73#ifndef CONFIG_SYS_NO_FLASH
74#define CONFIG_FLASH_CFI_DRIVER
75#define CONFIG_SYS_FLASH_CFI
76#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
77#define CONFIG_SYS_FLASH_QUIET_TEST
78#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
79
80#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
81#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
82#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
83#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
84
85#define CONFIG_SYS_FLASH_EMPTY_INFO
86#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
87 CONFIG_SYS_FLASH_BASE + 0x40000000}
88#endif
89
90#define CONFIG_NAND_FSL_IFC
91#define CONFIG_SYS_NAND_MAX_ECCPOS 256
92#define CONFIG_SYS_NAND_MAX_OOBFREE 2
93
94
95#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
96#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
97 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
98 | CSPR_MSEL_NAND /* MSEL = NAND */ \
99 | CSPR_V)
100#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
101
102#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
103 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
104 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
105 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
106 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
107 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
108 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
109
110#define CONFIG_SYS_NAND_ONFI_DETECTION
111
112/* ONFI NAND Flash mode0 Timing Params */
113#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
114 FTIM0_NAND_TWP(0x30) | \
115 FTIM0_NAND_TWCHT(0x0e) | \
116 FTIM0_NAND_TWH(0x14))
117#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
118 FTIM1_NAND_TWBE(0xab) | \
119 FTIM1_NAND_TRR(0x1c) | \
120 FTIM1_NAND_TRP(0x30))
121#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
122 FTIM2_NAND_TREH(0x14) | \
123 FTIM2_NAND_TWHRE(0x3c))
124#define CONFIG_SYS_NAND_FTIM3 0x0
125
126#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
127#define CONFIG_SYS_MAX_NAND_DEVICE 1
128#define CONFIG_MTD_NAND_VERIFY_WRITE
129#define CONFIG_CMD_NAND
130
131#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
132
133#define CONFIG_FSL_QIXIS /* use common QIXIS code */
134#define QIXIS_LBMAP_SWITCH 0x06
135#define QIXIS_LBMAP_MASK 0x0f
136#define QIXIS_LBMAP_SHIFT 0
137#define QIXIS_LBMAP_DFLTBANK 0x00
138#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700139#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700140#define QIXIS_RST_CTL_RESET 0x31
141#define QIXIS_RST_CTL_RESET_EN 0x30
142#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
143#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
144#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700145#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700146#define QIXIS_RST_FORCE_MEM 0x01
147
148#define CONFIG_SYS_CSPR3_EXT (0x0)
149#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
150 | CSPR_PORT_SIZE_8 \
151 | CSPR_MSEL_GPCM \
152 | CSPR_V)
153#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
154 | CSPR_PORT_SIZE_8 \
155 | CSPR_MSEL_GPCM \
156 | CSPR_V)
157
158#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
159#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
160/* QIXIS Timing parameters for IFC CS3 */
161#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
162 FTIM0_GPCM_TEADC(0x0e) | \
163 FTIM0_GPCM_TEAHC(0x0e))
164#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
165 FTIM1_GPCM_TRAD(0x3f))
166#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
167 FTIM2_GPCM_TCH(0xf) | \
168 FTIM2_GPCM_TWP(0x3E))
169#define CONFIG_SYS_CS3_FTIM3 0x0
170
Scott Wood212b8d82015-03-24 13:25:03 -0700171#if defined(CONFIG_SPL) && defined(CONFIG_NAND)
172#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
173#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
174#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
175#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
176#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
177#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
178#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
179#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
180#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
181#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
182#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
183#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
184#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
185#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
186#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
187#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
188#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
189
190#define CONFIG_ENV_IS_IN_NAND
191#define CONFIG_ENV_OFFSET (2048 * 1024)
192#define CONFIG_ENV_SECT_SIZE 0x20000
193#define CONFIG_ENV_SIZE 0x2000
194#define CONFIG_SPL_PAD_TO 0x80000
195#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
196#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
197#else
York Sune12abcb2015-03-20 19:28:24 -0700198#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
199#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
200#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
201#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
202#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
203#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
204#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
205#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
206#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
207#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
208#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
209#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
210#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
211#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
212#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
213#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
214#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
215
Scott Wood212b8d82015-03-24 13:25:03 -0700216#define CONFIG_ENV_IS_IN_FLASH
217#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
218#define CONFIG_ENV_SECT_SIZE 0x20000
219#define CONFIG_ENV_SIZE 0x2000
220#endif
221
York Sune12abcb2015-03-20 19:28:24 -0700222/* Debug Server firmware */
223#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
224#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
225
York Sune12abcb2015-03-20 19:28:24 -0700226#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
227
228/*
229 * I2C
230 */
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530231#define I2C_MUX_PCA_ADDR 0x75
232#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700233
234/* I2C bus multiplexer */
235#define I2C_MUX_CH_DEFAULT 0x8
236
Haikun Wang7e3180d2015-07-03 16:51:35 +0800237/* SPI */
238#ifdef CONFIG_FSL_DSPI
239#define CONFIG_CMD_SF
240#define CONFIG_SPI_FLASH
Haikun Wang7e3180d2015-07-03 16:51:35 +0800241#define CONFIG_SPI_FLASH_BAR
242#endif
243
York Sune12abcb2015-03-20 19:28:24 -0700244/*
245 * RTC configuration
246 */
247#define RTC
248#define CONFIG_RTC_DS3231 1
249#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain2a2e8202015-05-28 14:53:56 +0530250#define CONFIG_CMD_DATE
York Sune12abcb2015-03-20 19:28:24 -0700251
252/* EEPROM */
253#define CONFIG_ID_EEPROM
254#define CONFIG_CMD_EEPROM
255#define CONFIG_SYS_I2C_EEPROM_NXID
256#define CONFIG_SYS_EEPROM_BUS_NUM 0
257#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
258#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
259#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
260#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
261
York Sune12abcb2015-03-20 19:28:24 -0700262#define CONFIG_FSL_MEMAC
263#define CONFIG_PCI /* Enable PCIE */
264#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
265
266#ifdef CONFIG_PCI
York Sune12abcb2015-03-20 19:28:24 -0700267#define CONFIG_PCI_PNP
York Sune12abcb2015-03-20 19:28:24 -0700268#define CONFIG_PCI_SCAN_SHOW
269#define CONFIG_CMD_PCI
York Sune12abcb2015-03-20 19:28:24 -0700270#endif
271
Yangbo Lud0e295d2015-03-20 19:28:31 -0700272/* MMC */
273#define CONFIG_MMC
274#ifdef CONFIG_MMC
275#define CONFIG_CMD_MMC
276#define CONFIG_FSL_ESDHC
277#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
278#define CONFIG_GENERIC_MMC
279#define CONFIG_CMD_FAT
280#define CONFIG_DOS_PARTITION
281#endif
York Sune12abcb2015-03-20 19:28:24 -0700282
Yangbo Lucf005552015-05-28 14:53:55 +0530283#define CONFIG_MISC_INIT_R
284
Nikhil Badola817c1f02015-06-26 17:02:18 +0530285/*
286 * USB
287 */
288#define CONFIG_HAS_FSL_XHCI_USB
289#define CONFIG_USB_XHCI
290#define CONFIG_USB_XHCI_FSL
291#define CONFIG_USB_XHCI_DWC3
292#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
293#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
294#define CONFIG_CMD_USB
295#define CONFIG_USB_STORAGE
296#define CONFIG_CMD_EXT2
297
York Sune12abcb2015-03-20 19:28:24 -0700298/* Initial environment variables */
299#undef CONFIG_EXTRA_ENV_SETTINGS
300#define CONFIG_EXTRA_ENV_SETTINGS \
301 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
302 "loadaddr=0x80100000\0" \
303 "kernel_addr=0x100000\0" \
304 "ramdisk_addr=0x800000\0" \
305 "ramdisk_size=0x2000000\0" \
306 "fdt_high=0xa0000000\0" \
307 "initrd_high=0xffffffffffffffff\0" \
308 "kernel_start=0x581100000\0" \
309 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530310 "kernel_size=0x2800000\0"
York Sune12abcb2015-03-20 19:28:24 -0700311
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530312#undef CONFIG_BOOTARGS
313#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
314 "earlycon=uart8250,mmio,0x21c0600,115200 " \
315 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
316 " hugepagesz=2m hugepages=16"
317
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530318/* MAC/PHY configuration */
319#ifdef CONFIG_FSL_MC_ENET
320#define CONFIG_PHYLIB_10G
Shaohui Xie3d3a7b92015-09-24 18:20:32 +0800321#define CONFIG_PHY_AQUANTIA
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530322#define CONFIG_PHY_CORTINA
323#define CONFIG_PHYLIB
324#define CONFIG_SYS_CORTINA_FW_IN_NOR
325#define CONFIG_CORTINA_FW_ADDR 0x581000000
326#define CONFIG_CORTINA_FW_LENGTH 0x40000
327
328#define CORTINA_PHY_ADDR1 0x10
329#define CORTINA_PHY_ADDR2 0x11
330#define CORTINA_PHY_ADDR3 0x12
331#define CORTINA_PHY_ADDR4 0x13
332#define AQ_PHY_ADDR1 0x00
333#define AQ_PHY_ADDR2 0x01
334#define AQ_PHY_ADDR3 0x02
335#define AQ_PHY_ADDR4 0x03
336
337#define CONFIG_MII
338#define CONFIG_ETHPRIME "DPNI1"
339#define CONFIG_PHY_GIGE
Prabhakar Kushwaha7b3a6bc2015-06-28 11:03:59 +0530340#define CONFIG_PHY_AQUANTIA
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530341#endif
342
York Sune12abcb2015-03-20 19:28:24 -0700343#endif /* __LS2_RDB_H */