blob: 1652970fbde96f58235b7e6ead1a564c5f78287f [file] [log] [blame]
Jerome Brunet993709a2019-02-08 16:23:20 +01001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com>
4 * (C) Copyright 2018 Neil Armstrong <narmstrong@baylibre.com>
5 */
6
7#include <common.h>
8#include <asm/arch/boot.h>
9#include <asm/arch/eth.h>
10#include <asm/arch/g12a.h>
11#include <asm/arch/mem.h>
12#include <asm/io.h>
13#include <asm/armv8/mmu.h>
14#include <linux/sizes.h>
Neil Armstronge6275eb2019-02-19 14:21:04 +010015#include <usb.h>
16#include <linux/usb/otg.h>
17#include <asm/arch/usb.h>
18#include <usb/dwc2_udc.h>
Jerome Brunet993709a2019-02-08 16:23:20 +010019#include <phy.h>
Neil Armstronge6275eb2019-02-19 14:21:04 +010020#include <clk.h>
Jerome Brunet993709a2019-02-08 16:23:20 +010021
22DECLARE_GLOBAL_DATA_PTR;
23
24int meson_get_boot_device(void)
25{
26 return readl(G12A_AO_SEC_GP_CFG0) & G12A_AO_BOOT_DEVICE;
27}
28
29/* Configure the reserved memory zones exported by the secure registers
30 * into EFI and DTB reserved memory entries.
31 */
32void meson_init_reserved_memory(void *fdt)
33{
34 u64 bl31_size, bl31_start;
35 u64 bl32_size, bl32_start;
36 u32 reg;
37
38 /*
39 * Get ARM Trusted Firmware reserved memory zones in :
40 * - AO_SEC_GP_CFG3: bl32 & bl31 size in KiB, can be 0
41 * - AO_SEC_GP_CFG5: bl31 physical start address, can be NULL
42 * - AO_SEC_GP_CFG4: bl32 physical start address, can be NULL
43 */
44 reg = readl(G12A_AO_SEC_GP_CFG3);
45
46 bl31_size = ((reg & G12A_AO_BL31_RSVMEM_SIZE_MASK)
47 >> G12A_AO_BL31_RSVMEM_SIZE_SHIFT) * SZ_1K;
48 bl32_size = (reg & G12A_AO_BL32_RSVMEM_SIZE_MASK) * SZ_1K;
49
50 bl31_start = readl(G12A_AO_SEC_GP_CFG5);
51 bl32_start = readl(G12A_AO_SEC_GP_CFG4);
52
53 /* Add BL31 reserved zone */
54 if (bl31_start && bl31_size)
55 meson_board_add_reserved_memory(fdt, bl31_start, bl31_size);
56
57 /* Add BL32 reserved zone */
58 if (bl32_start && bl32_size)
59 meson_board_add_reserved_memory(fdt, bl32_start, bl32_size);
60}
61
62phys_size_t get_effective_memsize(void)
63{
64 /* Size is reported in MiB, convert it in bytes */
65 return ((readl(G12A_AO_SEC_GP_CFG0) & G12A_AO_MEM_SIZE_MASK)
66 >> G12A_AO_MEM_SIZE_SHIFT) * SZ_1M;
67}
68
69static struct mm_region g12a_mem_map[] = {
70 {
71 .virt = 0x0UL,
72 .phys = 0x0UL,
73 .size = 0x80000000UL,
74 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
75 PTE_BLOCK_INNER_SHARE
76 }, {
77 .virt = 0xf0000000UL,
78 .phys = 0xf0000000UL,
79 .size = 0x10000000UL,
80 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
81 PTE_BLOCK_NON_SHARE |
82 PTE_BLOCK_PXN | PTE_BLOCK_UXN
83 }, {
84 /* List terminator */
85 0,
86 }
87};
88
89struct mm_region *mem_map = g12a_mem_map;
90
91static void g12a_enable_external_mdio(void)
92{
93 writel(0x0, ETH_PHY_CNTL2);
94}
95
96static void g12a_enable_internal_mdio(void)
97{
98 /* Fire up the PHY PLL */
99 writel(0x29c0040a, ETH_PLL_CNTL0);
100 writel(0x927e0000, ETH_PLL_CNTL1);
101 writel(0xac5f49e5, ETH_PLL_CNTL2);
102 writel(0x00000000, ETH_PLL_CNTL3);
103 writel(0x00000000, ETH_PLL_CNTL4);
104 writel(0x20200000, ETH_PLL_CNTL5);
105 writel(0x0000c002, ETH_PLL_CNTL6);
106 writel(0x00000023, ETH_PLL_CNTL7);
107 writel(0x39c0040a, ETH_PLL_CNTL0);
108 writel(0x19c0040a, ETH_PLL_CNTL0);
109
110 /* Select the internal MDIO */
111 writel(0x33000180, ETH_PHY_CNTL0);
112 writel(0x00074043, ETH_PHY_CNTL1);
113 writel(0x00000260, ETH_PHY_CNTL2);
114}
115
116/* Configure the Ethernet MAC with the requested interface mode
117 * with some optional flags.
118 */
119void meson_eth_init(phy_interface_t mode, unsigned int flags)
120{
121 switch (mode) {
122 case PHY_INTERFACE_MODE_RGMII:
123 case PHY_INTERFACE_MODE_RGMII_ID:
124 case PHY_INTERFACE_MODE_RGMII_RXID:
125 case PHY_INTERFACE_MODE_RGMII_TXID:
126 /* Set RGMII mode */
127 setbits_le32(G12A_ETH_REG_0, G12A_ETH_REG_0_PHY_INTF_RGMII |
128 G12A_ETH_REG_0_TX_PHASE(1) |
129 G12A_ETH_REG_0_TX_RATIO(4) |
130 G12A_ETH_REG_0_PHY_CLK_EN |
131 G12A_ETH_REG_0_CLK_EN);
132 break;
133
134 case PHY_INTERFACE_MODE_RMII:
135 /* Set RMII mode */
136 out_le32(G12A_ETH_REG_0, G12A_ETH_REG_0_PHY_INTF_RMII |
137 G12A_ETH_REG_0_INVERT_RMII_CLK |
138 G12A_ETH_REG_0_CLK_EN);
139
140 /* Use G12A RMII Internal PHY */
141 if (flags & MESON_USE_INTERNAL_RMII_PHY)
142 g12a_enable_internal_mdio();
143 else
144 g12a_enable_external_mdio();
145
146 break;
147
148 default:
149 printf("Invalid Ethernet interface mode\n");
150 return;
151 }
152
153 /* Enable power gate */
154 clrbits_le32(G12A_MEM_PD_REG_0, G12A_MEM_PD_REG_0_ETH_MASK);
155}
Neil Armstronge6275eb2019-02-19 14:21:04 +0100156
157#if CONFIG_IS_ENABLED(USB_DWC3_MESON_G12A) && \
158 CONFIG_IS_ENABLED(USB_GADGET_DWC2_OTG)
159static struct dwc2_plat_otg_data meson_g12a_dwc2_data;
160
161int board_usb_init(int index, enum usb_init_type init)
162{
163 struct fdtdec_phandle_args args;
164 const void *blob = gd->fdt_blob;
165 int node, dwc2_node;
166 struct udevice *dev, *clk_dev;
167 struct clk clk;
168 int ret;
169
170 /* find the usb glue node */
171 node = fdt_node_offset_by_compatible(blob, -1,
172 "amlogic,meson-g12a-usb-ctrl");
173 if (node < 0) {
174 debug("Not found usb-control node\n");
175 return -ENODEV;
176 }
177
178 if (!fdtdec_get_is_enabled(blob, node)) {
179 debug("usb is disabled in the device tree\n");
180 return -ENODEV;
181 }
182
183 ret = uclass_get_device_by_of_offset(UCLASS_SIMPLE_BUS, node, &dev);
184 if (ret) {
185 debug("Not found usb-control device\n");
186 return ret;
187 }
188
189 /* find the dwc2 node */
190 dwc2_node = fdt_node_offset_by_compatible(blob, node,
191 "amlogic,meson-g12a-usb");
192 if (dwc2_node < 0) {
193 debug("Not found dwc2 node\n");
194 return -ENODEV;
195 }
196
197 if (!fdtdec_get_is_enabled(blob, dwc2_node)) {
198 debug("dwc2 is disabled in the device tree\n");
199 return -ENODEV;
200 }
201
202 meson_g12a_dwc2_data.regs_otg = fdtdec_get_addr(blob, dwc2_node, "reg");
203 if (meson_g12a_dwc2_data.regs_otg == FDT_ADDR_T_NONE) {
204 debug("usbotg: can't get base address\n");
205 return -ENODATA;
206 }
207
208 /* Enable clock */
209 ret = fdtdec_parse_phandle_with_args(blob, dwc2_node, "clocks",
210 "#clock-cells", 0, 0, &args);
211 if (ret) {
212 debug("usbotg has no clocks defined in the device tree\n");
213 return ret;
214 }
215
216 ret = uclass_get_device_by_of_offset(UCLASS_CLK, args.node, &clk_dev);
217 if (ret)
218 return ret;
219
220 if (args.args_count != 1) {
221 debug("Can't find clock ID in the device tree\n");
222 return -ENODATA;
223 }
224
225 clk.dev = clk_dev;
226 clk.id = args.args[0];
227
228 ret = clk_enable(&clk);
229 if (ret) {
230 debug("Failed to enable usbotg clock\n");
231 return ret;
232 }
233
234 meson_g12a_dwc2_data.rx_fifo_sz = fdtdec_get_int(blob, dwc2_node,
235 "g-rx-fifo-size", 0);
236 meson_g12a_dwc2_data.np_tx_fifo_sz = fdtdec_get_int(blob, dwc2_node,
237 "g-np-tx-fifo-size", 0);
238 meson_g12a_dwc2_data.tx_fifo_sz = fdtdec_get_int(blob, dwc2_node,
239 "g-tx-fifo-size", 0);
240
241 /* Switch to peripheral mode */
242 ret = dwc3_meson_g12a_force_mode(dev, USB_DR_MODE_PERIPHERAL);
243 if (ret)
244 return ret;
245
246 return dwc2_udc_probe(&meson_g12a_dwc2_data);
247}
248
249int board_usb_cleanup(int index, enum usb_init_type init)
250{
251 const void *blob = gd->fdt_blob;
252 struct udevice *dev;
253 int node;
254 int ret;
255
256 /* find the usb glue node */
257 node = fdt_node_offset_by_compatible(blob, -1,
258 "amlogic,meson-g12a-usb-ctrl");
259 if (node < 0)
260 return -ENODEV;
261
262 if (!fdtdec_get_is_enabled(blob, node))
263 return -ENODEV;
264
265 ret = uclass_get_device_by_of_offset(UCLASS_SIMPLE_BUS, node, &dev);
266 if (ret)
267 return ret;
268
269 /* Switch to OTG mode */
270 ret = dwc3_meson_g12a_force_mode(dev, USB_DR_MODE_HOST);
271 if (ret)
272 return ret;
273
274 return 0;
275}
276#endif