blob: 24da83cc006ac2791589f8d26927a64f8cf6e108 [file] [log] [blame]
wdenk4ca32362004-12-16 15:52:40 +00001/*
Detlev Zundel69064962009-03-30 00:31:35 +02002 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
wdenk8d5d28a2005-04-02 22:37:54 +00005 * (C) Copyright 2003-2005
wdenk4ca32362004-12-16 15:52:40 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenk4ca32362004-12-16 15:52:40 +00009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
Masahiro Yamada608ed2c2014-01-16 11:03:07 +090019#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20#define CONFIG_INKA4X0 1 /* INKA4x0 board */
Anatolij Gustschin70524192015-08-14 07:01:15 +020021#define CONFIG_DISPLAY_BOARDINFO
wdenk4ca32362004-12-16 15:52:40 +000022
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023/*
24 * Valid values for CONFIG_SYS_TEXT_BASE are:
25 * 0xFFE00000 boot low
26 * 0x00100000 boot from RAM (for testing only)
27 */
28#ifndef CONFIG_SYS_TEXT_BASE
29#define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
30#endif
Wolfgang Denk341e5e72010-11-28 21:18:58 +010031#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020032
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk4ca32362004-12-16 15:52:40 +000034
wdenk99408ba2005-02-24 22:44:16 +000035#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
36
Becky Bruce03ea1be2008-05-08 19:02:12 -050037#define CONFIG_HIGH_BATS 1 /* High BATs supported */
38
wdenk4ca32362004-12-16 15:52:40 +000039/*
40 * Serial console configuration
41 */
wdenk99408ba2005-02-24 22:44:16 +000042#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
43#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk4ca32362004-12-16 15:52:40 +000045
46/*
wdenk81414462005-01-31 22:09:11 +000047 * PCI Mapping:
48 * 0x40000000 - 0x4fffffff - PCI Memory
49 * 0x50000000 - 0x50ffffff - PCI IO Space
50 */
51#define CONFIG_PCI 1
52#define CONFIG_PCI_PNP 1
53#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050054#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk81414462005-01-31 22:09:11 +000055
56#define CONFIG_PCI_MEM_BUS 0x40000000
57#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
58#define CONFIG_PCI_MEM_SIZE 0x10000000
59
60#define CONFIG_PCI_IO_BUS 0x50000000
61#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
62#define CONFIG_PCI_IO_SIZE 0x01000000
63
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_XLB_PIPELINING 1
wdenk81414462005-01-31 22:09:11 +000065
66/* Partitions */
67#define CONFIG_MAC_PARTITION
68#define CONFIG_DOS_PARTITION
69#define CONFIG_ISO_PARTITION
70
Jon Loeliger860435b2007-07-04 22:32:32 -050071
wdenk81414462005-01-31 22:09:11 +000072/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050073 * BOOTP options
74 */
75#define CONFIG_BOOTP_BOOTFILESIZE
76#define CONFIG_BOOTP_BOOTPATH
77#define CONFIG_BOOTP_GATEWAY
78#define CONFIG_BOOTP_HOSTNAME
79
80
81/*
Jon Loeliger860435b2007-07-04 22:32:32 -050082 * Command line configuration.
wdenk4ca32362004-12-16 15:52:40 +000083 */
Detlev Zundel69064962009-03-30 00:31:35 +020084#define CONFIG_CMD_DATE
Jon Loeliger860435b2007-07-04 22:32:32 -050085#define CONFIG_CMD_DHCP
86#define CONFIG_CMD_EXT2
87#define CONFIG_CMD_FAT
88#define CONFIG_CMD_IDE
Jon Loeliger860435b2007-07-04 22:32:32 -050089#define CONFIG_CMD_PCI
Detlev Zundel69064962009-03-30 00:31:35 +020090#define CONFIG_CMD_PING
Jon Loeliger860435b2007-07-04 22:32:32 -050091#define CONFIG_CMD_SNTP
92#define CONFIG_CMD_USB
93
wdenk286dca82005-03-04 11:27:31 +000094#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
95
Wolfgang Denk0708bc62010-10-07 21:51:12 +020096#if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097# define CONFIG_SYS_LOWBOOT 1
wdenk4ca32362004-12-16 15:52:40 +000098#endif
99
100/*
101 * Autobooting
102 */
Wolfgang Denka71cec72006-02-07 15:18:25 +0100103#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk4ca32362004-12-16 15:52:40 +0000104
105#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100106 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk4ca32362004-12-16 15:52:40 +0000107 "echo"
108
109#undef CONFIG_BOOTARGS
110
Wolfgang Denka71cec72006-02-07 15:18:25 +0100111#define CONFIG_IPADDR 192.168.100.2
112#define CONFIG_SERVERIP 192.168.100.1
113#define CONFIG_NETMASK 255.255.255.0
114#define HOSTNAME inka4x0
Joe Hershbergere4da2482011-10-13 13:03:48 +0000115#define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
Joe Hershberger257ff782011-10-13 13:03:47 +0000116#define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
Wolfgang Denka71cec72006-02-07 15:18:25 +0100117
wdenk4ca32362004-12-16 15:52:40 +0000118#define CONFIG_EXTRA_ENV_SETTINGS \
119 "netdev=eth0\0" \
120 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100121 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4ca32362004-12-16 15:52:40 +0000122 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100123 "addip=setenv bootargs ${bootargs} " \
124 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
125 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100126 "addcons=setenv bootargs ${bootargs} " \
127 "console=ttyS0,${baudrate}\0" \
128 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100129 "bootm ${kernel_addr}\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100130 "net_nfs=tftp 200000 ${bootfile};" \
131 "run nfsargs addip addcons;bootm\0" \
132 "enable_disp=mw.l 100000 04000000 1;" \
133 "cp.l 100000 f0000b20 1;" \
134 "cp.l 100000 f0000b28 1\0" \
135 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
136 "ide_boot=ext2load ide 0:1 200000 uImage;" \
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +0100137 "run ideargs addip addcons enable_disp;bootm\0" \
Wolfgang Denka71cec72006-02-07 15:18:25 +0100138 "brightness=255\0" \
wdenk4ca32362004-12-16 15:52:40 +0000139 ""
140
Wolfgang Denka71cec72006-02-07 15:18:25 +0100141#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk4ca32362004-12-16 15:52:40 +0000142
143/*
144 * IPB Bus clocking configuration.
145 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk4ca32362004-12-16 15:52:40 +0000147
148/*
149 * Flash configuration
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200152#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_FLASH_BASE 0xffe00000
154#define CONFIG_SYS_FLASH_SIZE 0x00200000
155#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
156#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
157#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
158#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk4ca32362004-12-16 15:52:40 +0000159
160/*
161 * Environment settings
162 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200163#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200165#define CONFIG_ENV_SIZE 0x2000
166#define CONFIG_ENV_SECT_SIZE 0x2000
wdenk4ca32362004-12-16 15:52:40 +0000167#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk4ca32362004-12-16 15:52:40 +0000169
170/*
171 * Memory map
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_MBAR 0xF0000000
174#define CONFIG_SYS_SDRAM_BASE 0x00000000
175#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk4ca32362004-12-16 15:52:40 +0000176
Marian Balakowicz209d5132007-11-15 13:29:55 +0100177/*
178 * SDRAM controller configuration
179 */
180#undef CONFIG_SDR_MT48LC16M16A2
181#undef CONFIG_DDR_MT46V16M16
182#undef CONFIG_DDR_MT46V32M16
183#undef CONFIG_DDR_HYB25D512160BF
184#define CONFIG_DDR_K4H511638C
wdenk4ca32362004-12-16 15:52:40 +0000185
186/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidmanf969a682010-09-20 08:51:53 +0200188
wdenk4ca32362004-12-16 15:52:40 +0000189/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidmanf969a682010-09-20 08:51:53 +0200190#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
191
192#ifdef CONFIG_POST
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200193#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000194#else
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200195#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000196#endif
197
Wolfgang Denk0191e472010-10-26 14:34:52 +0200198#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk4ca32362004-12-16 15:52:40 +0000200
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200201#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
203# define CONFIG_SYS_RAMBOOT 1
wdenk4ca32362004-12-16 15:52:40 +0000204#endif
205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
207#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
208#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk4ca32362004-12-16 15:52:40 +0000209
210/*
211 * Ethernet configuration
212 */
213#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800214#define CONFIG_MPC5xxx_FEC_MII100
wdenk4ca32362004-12-16 15:52:40 +0000215/*
Ben Warrenbc1b9172009-02-05 23:58:25 -0800216 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk4ca32362004-12-16 15:52:40 +0000217 */
Ben Warrenbc1b9172009-02-05 23:58:25 -0800218/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk4ca32362004-12-16 15:52:40 +0000219#define CONFIG_PHY_ADDR 0x00
Wolfgang Denka71cec72006-02-07 15:18:25 +0100220#define CONFIG_MII
wdenk4ca32362004-12-16 15:52:40 +0000221
222/*
223 * GPIO configuration
224 *
wdenk8c61fe52005-04-22 15:09:09 +0000225 * use CS1 as gpio_wkup_6 output
226 * Bit 0 (mask: 0x80000000): 0
wdenk4ca32362004-12-16 15:52:40 +0000227 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
228 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
229 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
230 * EEPROM
231 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
Detlev Zundel69064962009-03-30 00:31:35 +0200232 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
233 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
234 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
wdenk4ca32362004-12-16 15:52:40 +0000235 */
Detlev Zundel69064962009-03-30 00:31:35 +0200236#define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
wdenk4ca32362004-12-16 15:52:40 +0000237
238/*
239 * RTC configuration
240 */
Detlev Zundel69064962009-03-30 00:31:35 +0200241#define CONFIG_RTC_RTC4543 1 /* use external RTC */
242
243/*
244 * Software (bit-bang) three wire serial configuration
245 *
246 * Note that we need the ifdefs because otherwise compilation of
247 * mkimage.c fails.
248 */
249#define CONFIG_SOFT_TWS 1
250
251#ifdef TWS_IMPLEMENTATION
252#include <mpc5xxx.h>
253#include <asm/io.h>
254
255#define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
256#define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
257#define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
258#define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
259
260static inline void tws_ce(unsigned bit)
261{
262 struct mpc5xxx_wu_gpio *wu_gpio =
263 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
264 if (bit)
265 setbits_8(&wu_gpio->dvo, TWS_CE);
266 else
267 clrbits_8(&wu_gpio->dvo, TWS_CE);
268}
269
270static inline void tws_wr(unsigned bit)
271{
272 struct mpc5xxx_wu_gpio *wu_gpio =
273 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
274 if (bit)
275 setbits_8(&wu_gpio->dvo, TWS_WR);
276 else
277 clrbits_8(&wu_gpio->dvo, TWS_WR);
278}
279
280static inline void tws_clk(unsigned bit)
281{
282 struct mpc5xxx_gpio *gpio =
283 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
284 if (bit)
285 setbits_8(&gpio->sint_dvo, TWS_CLK);
286 else
287 clrbits_8(&gpio->sint_dvo, TWS_CLK);
288}
289
290static inline void tws_data(unsigned bit)
291{
292 struct mpc5xxx_gpio *gpio =
293 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
294 if (bit)
295 setbits_8(&gpio->sint_dvo, TWS_DATA);
296 else
297 clrbits_8(&gpio->sint_dvo, TWS_DATA);
298}
299
300static inline unsigned tws_data_read(void)
301{
302 struct mpc5xxx_gpio *gpio =
303 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
304 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
305}
306
307static inline void tws_data_config_output(unsigned output)
308{
309 struct mpc5xxx_gpio *gpio =
310 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
311 if (output)
312 setbits_8(&gpio->sint_ddr, TWS_DATA);
313 else
314 clrbits_8(&gpio->sint_ddr, TWS_DATA);
315}
316#endif /* TWS_IMPLEMENTATION */
wdenk4ca32362004-12-16 15:52:40 +0000317
318/*
319 * Miscellaneous configurable options
320 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger860435b2007-07-04 22:32:32 -0500322#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000324#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000326#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
328#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
329#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk4ca32362004-12-16 15:52:40 +0000330
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger860435b2007-07-04 22:32:32 -0500332#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger860435b2007-07-04 22:32:32 -0500334#endif
335
wdenk4ca32362004-12-16 15:52:40 +0000336/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_ALT_MEMTEST
wdenk4ca32362004-12-16 15:52:40 +0000338
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
340#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk4ca32362004-12-16 15:52:40 +0000341
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk4ca32362004-12-16 15:52:40 +0000343
wdenk4ca32362004-12-16 15:52:40 +0000344/*
Jon Loeliger140b69c2007-07-10 09:38:02 -0500345 * Enable loopw command.
wdenk4ca32362004-12-16 15:52:40 +0000346 */
347#define CONFIG_LOOPW
348
349/*
350 * Various low-level settings
351 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
353#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk4ca32362004-12-16 15:52:40 +0000354
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
356#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
357#define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
358#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
359#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk4ca32362004-12-16 15:52:40 +0000360
wdenk62fea7e2005-02-27 23:46:58 +0000361/* 32Mbit SRAM @0x30000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_CS1_START 0x30000000
363#define CONFIG_SYS_CS1_SIZE 0x00400000
364#define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenk62fea7e2005-02-27 23:46:58 +0000365
366/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_CS2_START 0x80000000
368#define CONFIG_SYS_CS2_SIZE 0x0001000
369#define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
wdenk62fea7e2005-02-27 23:46:58 +0000370
wdenkb995b0f2005-03-06 01:21:30 +0000371/* GPIO in @0x30400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_CS3_START 0x30400000
373#define CONFIG_SYS_CS3_SIZE 0x00100000
374#define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenkb995b0f2005-03-06 01:21:30 +0000375
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#define CONFIG_SYS_CS_BURST 0x00000000
377#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk4ca32362004-12-16 15:52:40 +0000378
wdenk81414462005-01-31 22:09:11 +0000379/*-----------------------------------------------------------------------
380 * USB stuff
381 *-----------------------------------------------------------------------
382 */
383#define CONFIG_USB_OHCI
wdenk99408ba2005-02-24 22:44:16 +0000384#define CONFIG_USB_CLOCK 0x00015555
385#define CONFIG_USB_CONFIG 0x00001000
wdenkacd05362005-02-24 23:23:29 +0000386#define CONFIG_USB_STORAGE
wdenk81414462005-01-31 22:09:11 +0000387
wdenk286dca82005-03-04 11:27:31 +0000388/*-----------------------------------------------------------------------
389 * IDE/ATA stuff Supports IDE harddisk
390 *-----------------------------------------------------------------------
391 */
392
393#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
394
395#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
396#undef CONFIG_IDE_LED /* LED for ide not supported */
397
wdenk286dca82005-03-04 11:27:31 +0000398#define CONFIG_IDE_PREINIT
399
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
401#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk286dca82005-03-04 11:27:31 +0000402
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
404#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
405#define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
406#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
407#define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
408#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
wdenk286dca82005-03-04 11:27:31 +0000409
410#define CONFIG_ATAPI 1
Wolfgang Denkf67ef1e2005-09-21 10:07:56 +0200411
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenk286dca82005-03-04 11:27:31 +0000413
wdenk4ca32362004-12-16 15:52:40 +0000414#endif /* __CONFIG_H */