blob: 762ba44542d337b8ac7eff1bc9bf595f18e3bc21 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +02002/*
3 * (C) Copyright 2008
4 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5 *
6 * Wolfgang Denk <wd@denx.de>
7 * Copyright 2004 Freescale Semiconductor.
8 * (C) Copyright 2002,2003 Motorola,Inc.
9 * Xianghua Xiao <X.Xiao@motorola.com>
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020010 */
11
12/*
13 * Socrates
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020020#define CONFIG_SOCRATES 1
21
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020022/*
23 * Only possible on E500 Version 2 or newer cores.
24 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020025
26/*
27 * sysclk for MPC85xx
28 *
29 * Two valid values are:
30 * 33000000
31 * 66000000
32 *
33 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
34 * is likely the desired value here, so that is now the default.
35 * The board, however, can run at 66MHz. In any event, this value
36 * must match the settings of some switches. Details can be found
37 * in the README.mpc85xxads.
38 */
39
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020040/*
41 * These can be toggled for performance analysis, otherwise use default.
42 */
43#define CONFIG_L2_CACHE /* toggle L2 cache */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020044
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020046
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020048
Timur Tabid8f341c2011-08-04 18:03:41 -050049#define CONFIG_SYS_CCSRBAR 0xE0000000
50#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020051
Kumar Gala01135a82008-08-26 22:56:56 -050052/* DDR Setup */
Kumar Gala01135a82008-08-26 22:56:56 -050053#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
Kumar Gala01135a82008-08-26 22:56:56 -050054
Kumar Gala01135a82008-08-26 22:56:56 -050055#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
56
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
58#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala01135a82008-08-26 22:56:56 -050059#define CONFIG_VERY_BIG_RAM
60
Kumar Gala01135a82008-08-26 22:56:56 -050061/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin2c04bc32008-09-17 11:45:51 +020062#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020063
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020064
65/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
67#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
68#define CONFIG_SYS_DDR_TIMING_0 0x00260802
69#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
70#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
71#define CONFIG_SYS_DDR_MODE 0x00480432
72#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
73#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
74#define CONFIG_SYS_DDR_CONFIG 0xC3008000
75#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
76#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020077
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020078/*
79 * Flash on the LocalBus
80 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_FLASH0 0xFE000000
84#define CONFIG_SYS_FLASH1 0xFC000000
85#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
88#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
91#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
92#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
93#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_INIT_RAM_LOCK 1
96#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020097#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020098
Tom Rini55f37562022-05-24 14:14:02 -040099#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200100
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200101#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
Detlev Zundel0244f672008-08-15 15:42:12 +0200102
103/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_FPGA_BASE 0xc0000000
105#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
Detlev Zundel0244f672008-08-15 15:42:12 +0200106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
108#define CONFIG_SYS_MAX_NAND_DEVICE 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200109
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200110/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_LIME_BASE 0xc8000000
112#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200113
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200114/*
115 * General PCI
116 * Memory space is mapped 1-1.
117 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
120#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
121#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
122#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
123#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
124#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200125
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200126#define CONFIG_TSEC1 1
127#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov6be57752008-05-08 17:46:23 +0200128#define CONFIG_TSEC3 1
129#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200130#undef CONFIG_MPC85XX_FEC
131
132#define TSEC1_PHY_ADDR 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200133#define TSEC3_PHY_ADDR 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200134
135#define TSEC1_PHYIDX 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200136#define TSEC3_PHYIDX 0
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200137#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov6be57752008-05-08 17:46:23 +0200138#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200139
Sergei Poselenov6be57752008-05-08 17:46:23 +0200140/* Options are: TSEC[0,1] */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200141
142/*
143 * Environment
144 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200145
146#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200148
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200149/*
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200150 * Miscellaneous configurable options
151 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200152
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200153/*
154 * For booting Linux, the board info and command line data
155 * have to be in the first 8 MB of memory, since this is
156 * the maximum mapped by the Linux kernel during initialization.
157 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200159
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200160
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200161#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200162 "netdev=eth0\0" \
163 "consdev=ttyS0\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200164 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
165 "bootfile=/home/tftp/syscon3/uImage\0" \
166 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
167 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
Heiko Schocher66daf322019-10-16 05:55:49 +0200168 "uboot_addr=FFF60000\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200169 "kernel_addr=FE000000\0" \
170 "fdt_addr=FE1E0000\0" \
171 "ramdisk_addr=FE200000\0" \
172 "fdt_addr_r=B00000\0" \
173 "kernel_addr_r=200000\0" \
174 "ramdisk_addr_r=400000\0" \
175 "rootpath=/opt/eldk/ppc_85xxDP\0" \
176 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200177 "nfsargs=setenv bootargs root=/dev/nfs rw " \
178 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200179 "addcons=setenv bootargs $bootargs " \
180 "console=$consdev,$baudrate\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200181 "addip=setenv bootargs $bootargs " \
182 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
183 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200184 "boot_nor=run ramargs addcons;" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200185 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200186 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
187 "tftp ${fdt_addr_r} ${fdt_file}; " \
188 "run nfsargs addip addcons;" \
189 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200190 "update_uboot=tftp 100000 ${uboot_file};" \
Heiko Schocher66daf322019-10-16 05:55:49 +0200191 "protect off fff60000 ffffffff;" \
192 "era fff60000 ffffffff;" \
193 "cp.b 100000 fff60000 ${filesize};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200194 "setenv filesize;saveenv\0" \
195 "update_kernel=tftp 100000 ${bootfile};" \
196 "era fe000000 fe1dffff;" \
197 "cp.b 100000 fe000000 ${filesize};" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200198 "setenv filesize;saveenv\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200199 "update_fdt=tftp 100000 ${fdt_file};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200200 "era fe1e0000 fe1fffff;" \
201 "cp.b 100000 fe1e0000 ${filesize};" \
202 "setenv filesize;saveenv\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200203 "update_initrd=tftp 100000 ${initrd_file};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200204 "era fe200000 fe9fffff;" \
205 "cp.b 100000 fe200000 ${filesize};" \
206 "setenv filesize;saveenv\0" \
207 "clean_data=era fea00000 fff5ffff\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200208 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
209 "load_usb=usb start;" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200210 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
211 "boot_usb=run load_usb usbargs addcons;" \
212 "bootm ${kernel_addr_r} - ${fdt_addr};" \
213 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200214 ""
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200215
Sergei Poselenov09842c52008-05-07 15:10:49 +0200216/* pass open firmware flat tree */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200217
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200218#endif /* __CONFIG_H */