blob: 918aabcbb5c052b1d222fcfc28c9c53b0345cdef [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define RESET_VECTOR_OFFSET 0x27FFC
19#define BOOT_PAGE_OFFSET 0x27000
20
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000022#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040023#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
24/*
25 * HDR would be appended at end of image and copied to DDR along
26 * with U-Boot image.
27 */
28#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
29 CONFIG_U_BOOT_HDR_SIZE)
30#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053031#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040032#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080033#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
34#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#endif
36
37#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080038#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053039#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080040#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
41#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053042#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053047#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080048#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
49#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053050#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#endif
52
53#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053054
55/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053056
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053057#ifndef CONFIG_RESET_VECTOR_ADDRESS
58#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
59#endif
60
York Sunfe845072016-12-28 08:43:45 -080061#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053062
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053063/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053066#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053067#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053068#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
69#endif
70
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053071/*
72 * Config the L3 Cache as L3 SRAM
73 */
74#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -040075/*
76 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
77 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
78 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
79 */
80#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053081#define CONFIG_SYS_L3_SIZE 256 << 10
Tom Rini5cd7ece2019-11-18 20:02:10 -050082#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053083
84#define CONFIG_SYS_DCSRBAR 0xf0000000
85#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
86
87/*
88 * DDR Setup
89 */
90#define CONFIG_VERY_BIG_RAM
91#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
92#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
93
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053094#define SPD_EEPROM_ADDRESS 0x51
95
96#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
97
98/*
99 * IFC Definitions
100 */
101#define CONFIG_SYS_FLASH_BASE 0xe8000000
102#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
103
104#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
105#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
106 CSPR_PORT_SIZE_16 | \
107 CSPR_MSEL_NOR | \
108 CSPR_V)
109#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530110
111/*
112 * TDM Definition
113 */
114#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
115
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530116/* NOR Flash Timing Params */
117#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
118#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
119 FTIM0_NOR_TEADC(0x5) | \
120 FTIM0_NOR_TEAHC(0x5))
121#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
122 FTIM1_NOR_TRAD_NOR(0x1A) |\
123 FTIM1_NOR_TSEQRAD_NOR(0x13))
124#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
125 FTIM2_NOR_TCH(0x4) | \
126 FTIM2_NOR_TWPH(0x0E) | \
127 FTIM2_NOR_TWP(0x1c))
128#define CONFIG_SYS_NOR_FTIM3 0x0
129
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530130#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
131
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530132#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
133
134/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530135#define CPLD_LBMAP_MASK 0x3F
136#define CPLD_BANK_SEL_MASK 0x07
137#define CPLD_BANK_OVERRIDE 0x40
138#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
139#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
140#define CPLD_LBMAP_RESET 0xFF
141#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530142
York Sune9c8dcf2016-11-18 13:44:00 -0800143#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800144#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800145#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530146#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800147#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530148
York Sun2c156012016-11-21 10:46:53 -0800149#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530150#define CPLD_INT_MASK_ALL 0xFF
151#define CPLD_INT_MASK_THERM 0x80
152#define CPLD_INT_MASK_DVI_DFP 0x40
153#define CPLD_INT_MASK_QSGMII1 0x20
154#define CPLD_INT_MASK_QSGMII2 0x10
155#define CPLD_INT_MASK_SGMI1 0x08
156#define CPLD_INT_MASK_SGMI2 0x04
157#define CPLD_INT_MASK_TDMR1 0x02
158#define CPLD_INT_MASK_TDMR2 0x01
159#endif
160
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530161#define CONFIG_SYS_CPLD_BASE 0xffdf0000
162#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530163#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530164#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
165 | CSPR_PORT_SIZE_8 \
166 | CSPR_MSEL_GPCM \
167 | CSPR_V)
168#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
169#define CONFIG_SYS_CSOR2 0x0
170/* CPLD Timing parameters for IFC CS2 */
171#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
172 FTIM0_GPCM_TEADC(0x0e) | \
173 FTIM0_GPCM_TEAHC(0x0e))
174#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
175 FTIM1_GPCM_TRAD(0x1f))
176#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800177 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530178 FTIM2_GPCM_TWP(0x1f))
179#define CONFIG_SYS_CS2_FTIM3 0x0
180
181/* NAND Flash on IFC */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530182#define CONFIG_SYS_NAND_BASE 0xff800000
183#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
184
185#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
186#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
187 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
188 | CSPR_MSEL_NAND /* MSEL = NAND */ \
189 | CSPR_V)
190#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
191
192#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
193 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
194 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
195 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
196 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
197 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
198 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
199
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530200/* ONFI NAND Flash mode0 Timing Params */
201#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
202 FTIM0_NAND_TWP(0x18) | \
203 FTIM0_NAND_TWCHT(0x07) | \
204 FTIM0_NAND_TWH(0x0a))
205#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
206 FTIM1_NAND_TWBE(0x39) | \
207 FTIM1_NAND_TRR(0x0e) | \
208 FTIM1_NAND_TRP(0x18))
209#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
210 FTIM2_NAND_TREH(0x0a) | \
211 FTIM2_NAND_TWHRE(0x1e))
212#define CONFIG_SYS_NAND_FTIM3 0x0
213
214#define CONFIG_SYS_NAND_DDR_LAW 11
215#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
216#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530217
Miquel Raynald0935362019-10-03 19:50:03 +0200218#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530219#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
220#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
221#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
222#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
223#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
224#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
225#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
226#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
227#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
228#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
229#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
230#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
231#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
232#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
233#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
234#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
235#else
236#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
237#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
238#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
239#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
240#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
241#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
242#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
243#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
244#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
245#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
246#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
247#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
248#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
249#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
250#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
251#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
252#endif
253
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530254#define CONFIG_HWCONFIG
255
256/* define to use L1 as initial stack */
257#define CONFIG_L1_INIT_RAM
258#define CONFIG_SYS_INIT_RAM_LOCK
259#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
260#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700261#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530262/* The assembler doesn't like typecast */
263#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
264 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
265 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
266#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
267
Tom Rini55f37562022-05-24 14:14:02 -0400268#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530269
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530270#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530271
272/* Serial Port - controlled on board with jumper J8
273 * open - index 2
274 * shorted - index 1
275 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530276#define CONFIG_SYS_NS16550_SERIAL
277#define CONFIG_SYS_NS16550_REG_SIZE 1
278#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
279
280#define CONFIG_SYS_BAUDRATE_TABLE \
281 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
282
283#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
284#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
285#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
286#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530287
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530288/* I2C bus multiplexer */
289#define I2C_MUX_PCA_ADDR 0x70
290#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530291
York Sun097aa602016-11-21 11:25:26 -0800292#if defined(CONFIG_TARGET_T1042RDB_PI) || \
293 defined(CONFIG_TARGET_T1040D4RDB) || \
294 defined(CONFIG_TARGET_T1042D4RDB)
vijay rai27cdc772014-03-31 11:46:34 +0530295/*
296 * RTC configuration
297 */
298#define RTC
299#define CONFIG_RTC_DS1337 1
300#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530301
vijay rai27cdc772014-03-31 11:46:34 +0530302/*DVI encoder*/
303#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
304#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530305
306/*
307 * eSPI - Enhanced SPI
308 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530309
310/*
311 * General PCI
312 * Memory space is mapped 1-1, but I/O space must start from 0.
313 */
314
315#ifdef CONFIG_PCI
316/* controller 1, direct to uli, tgtid 3, Base address 20000 */
317#ifdef CONFIG_PCIE1
318#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530319#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530320#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530321#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530322#endif
323
324/* controller 2, Slot 2, tgtid 2, Base address 201000 */
325#ifdef CONFIG_PCIE2
326#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530327#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530328#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530329#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530330#endif
331
332/* controller 3, Slot 1, tgtid 1, Base address 202000 */
333#ifdef CONFIG_PCIE3
334#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530335#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530336#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530337#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530338#endif
339
340/* controller 4, Base address 203000 */
341#ifdef CONFIG_PCIE4
342#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530343#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530344#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530345#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530346#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530347#endif /* CONFIG_PCI */
348
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530349/*
350* USB
351*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530352
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530353#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530354#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530355#endif
356
357/* Qman/Bman */
358#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500359#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530360#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
361#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
362#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500363#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
364#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
365#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
366#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
367#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
368 CONFIG_SYS_BMAN_CENA_SIZE)
369#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
370#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500371#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530372#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
373#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
374#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500375#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
376#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
377#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
378#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
379#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
380 CONFIG_SYS_QMAN_CENA_SIZE)
381#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
382#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530383
384#define CONFIG_SYS_DPAA_FMAN
385#define CONFIG_SYS_DPAA_PME
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530386#endif /* CONFIG_NOBQFMAN */
387
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530388#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800389#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530390#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800391#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300392#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800393#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530394#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
395#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
396#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
397#endif
398
York Sun097aa602016-11-21 11:25:26 -0800399#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530400#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
401#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
402#else
403#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
404#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530405#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530406
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200407/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800408#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200409#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800410#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200411#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
412#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530413#else
414#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
415#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
416#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200417#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530418#endif
419
420/*
421 * Environment
422 */
423#define CONFIG_LOADS_ECHO /* echo on for serial download */
424#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
425
426/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530427 * Miscellaneous configurable options
428 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530429
430/*
431 * For booting Linux, the board info and command line data
432 * have to be in the first 64 MB of memory, since this is
433 * the maximum mapped by the Linux kernel during initialization.
434 */
435#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530436
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530437/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530438 * Dynamic MTD Partition support with mtdparts
439 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530440
441/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530442 * Environment Configuration
443 */
444#define CONFIG_ROOTPATH "/opt/nfsroot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530445#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
446
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530447#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530448#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530449
York Sun37cdf5d2016-11-18 13:31:27 -0800450#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530451#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800452#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530453#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800454#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530455#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800456#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530457#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800458#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530459#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530460#endif
461
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530462#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530463 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
464 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
465 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530466 "netdev=eth0\0" \
467 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
468 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
469 "tftpflash=tftpboot $loadaddr $uboot && " \
470 "protect off $ubootaddr +$filesize && " \
471 "erase $ubootaddr +$filesize && " \
472 "cp.b $loadaddr $ubootaddr $filesize && " \
473 "protect on $ubootaddr +$filesize && " \
474 "cmp.b $loadaddr $ubootaddr $filesize\0" \
475 "consoledev=ttyS0\0" \
476 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530477 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500478 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530479 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500480 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530481
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530482#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530483
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530484#endif /* __CONFIG_H */