blob: 1793000ab5c8b43867a3e0f5fb08aad1a9938eca [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasutc40f2d62018-01-17 22:18:59 +01002/*
3 * R8A7790 processor support
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 * Copyright (C) 2013 Magnus Damm
7 * Copyright (C) 2012 Renesas Solutions Corp.
8 * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
Marek Vasutc40f2d62018-01-17 22:18:59 +01009 */
10
11#include <common.h>
12#include <dm.h>
13#include <errno.h>
14#include <dm/pinctrl.h>
15#include <linux/kernel.h>
16
17#include "sh_pfc.h"
18
19/*
20 * All pins assigned to GPIO bank 3 can be used for SD interfaces in
21 * which case they support both 3.3V and 1.8V signalling.
22 */
Marek Vasut0e8e9892021-04-26 22:04:11 +020023#define CPU_ALL_GP(fn, sfx) \
Marek Vasutc40f2d62018-01-17 22:18:59 +010024 PORT_GP_32(0, fn, sfx), \
25 PORT_GP_30(1, fn, sfx), \
26 PORT_GP_30(2, fn, sfx), \
27 PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
28 PORT_GP_32(4, fn, sfx), \
29 PORT_GP_32(5, fn, sfx)
30
Marek Vasut0e8e9892021-04-26 22:04:11 +020031#define CPU_ALL_NOGP(fn) \
32 PIN_NOGP(IIC0_SDA, "AF15", fn), \
33 PIN_NOGP(IIC0_SCL, "AG15", fn), \
34 PIN_NOGP(IIC3_SDA, "AH15", fn), \
35 PIN_NOGP(IIC3_SCL, "AJ15", fn)
36
Marek Vasutc40f2d62018-01-17 22:18:59 +010037enum {
38 PINMUX_RESERVED = 0,
39
40 PINMUX_DATA_BEGIN,
41 GP_ALL(DATA),
42 PINMUX_DATA_END,
43
44 PINMUX_FUNCTION_BEGIN,
45 GP_ALL(FN),
46
47 /* GPSR0 */
48 FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
49 FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
50 FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
51 FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
52 FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
53 FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
54 FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
55 FN_IP3_14_12, FN_IP3_17_15,
56
57 /* GPSR1 */
58 FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
59 FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
60 FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
61 FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
62 FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
63 FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
64 FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
65
66 /* GPSR2 */
67 FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
68 FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
69 FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
70 FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
71 FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
72 FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
73 FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
74
75 /* GPSR3 */
76 FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
77 FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
78 FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
79 FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
80 FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
81 FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
82 FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
83
84 /* GPSR4 */
85 FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
86 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
87 FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
88 FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
89 FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
90 FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
91 FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
92 FN_IP14_15_12, FN_IP14_18_16,
93
94 /* GPSR5 */
95 FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
96 FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
97 FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
98 FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
99 FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
100 FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
101 FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
102
103 /* IPSR0 */
104 FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
105 FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
106 FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
107 FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
108 FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
109 FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
110 FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
111 FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
112 FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
113 FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
114 FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
115 FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
116 FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
117 FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
118
119 /* IPSR1 */
120 FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
121 FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
122 FN_SCIFA1_TXD_C, FN_AVB_TXD2,
123 FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
124 FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
125 FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
126 FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
127 FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
128 FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
129 FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
130 FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
131 FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
132 FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
133 FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
134 FN_A0, FN_PWM3, FN_A1, FN_PWM4,
135
136 /* IPSR2 */
137 FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
138 FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
139 FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
140 FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
141 FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
142 FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
143 FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
144 FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
145 FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
146 FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
147 FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
148
149 /* IPSR3 */
150 FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
151 FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
152 FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
153 FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
154 FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
155 FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
156 FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
157 FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
158 FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
159 FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
160 FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
161 FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
162 FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
163
164 /* IPSR4 */
165 FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
166 FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
167 FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
168 FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
169 FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
170 FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
171 FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
172 FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
173 FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
174 FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
175 FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
176 FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
177 FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
178 FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
179 FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
180
181 /* IPSR5 */
182 FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
183 FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
184 FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
185 FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
186 FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
187 FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
188 FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
189 FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
190 FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
191 FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
192 FN_INTC_IRQ4_N, FN_WE0_N, FN_IECLK, FN_CAN_CLK,
193 FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
194 FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
195 FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
196 FN_IERX_C, FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
197 FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
198 FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
199 FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
200 FN_SSI_WS78_B,
201
202 /* IPSR6 */
203 FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
204 FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
205 FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
206 FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
207 FN_INTC_IRQ1_N, FN_SSI_WS6_B, FN_SSI_SDATA8_C,
208 FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
209 FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
210 FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
211 FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
212 FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
213 FN_I2C2_SCL_E, FN_ETH_RX_ER,
214 FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
215 FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
216 FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
217 FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
218 FN_HRX0_E, FN_STP_ISSYNC_0_B,
219 FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
220 FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
221 FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
222 FN_ETH_REF_CLK, FN_HCTS0_N_E,
223 FN_STP_IVCXO27_1_B, FN_HRX0_F,
224
225 /* IPSR7 */
226 FN_ETH_MDIO, FN_HRTS0_N_E,
227 FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
228 FN_HTX0_F, FN_BPFCLK_G,
229 FN_ETH_TX_EN, FN_SIM0_CLK_C,
230 FN_HRTS0_N_F, FN_ETH_MAGIC,
231 FN_SIM0_RST_C, FN_ETH_TXD0,
232 FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
233 FN_ETH_MDC, FN_STP_ISD_1_B,
234 FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
235 FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
236 FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
237 FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
238 FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
239 FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
240 FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
241 FN_ATACS00_N, FN_AVB_RXD1,
242 FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
243
244 /* IPSR8 */
245 FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
246 FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
247 FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
248 FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
249 FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
250 FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
251 FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
252 FN_VI1_CLK, FN_AVB_RX_DV,
253 FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
254 FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
255 FN_SCIFA1_RXD_D, FN_AVB_MDC,
256 FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
257 FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
258 FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
259 FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
260 FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
261 FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
262 FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
263
264 /* IPSR9 */
265 FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
266 FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
267 FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
268 FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
269 FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
270 FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
271 FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
272 FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
273 FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
274 FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
275 FN_AVB_TX_EN, FN_SD1_CMD,
276 FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
277 FN_SD1_DAT0, FN_AVB_TX_CLK,
278 FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
279 FN_SCIFB0_TXD_B, FN_SD1_DAT2,
280 FN_AVB_COL, FN_SCIFB0_CTS_N_B,
281 FN_SD1_DAT3, FN_AVB_RXD0,
282 FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
283 FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
284 FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
285 FN_VI3_CLK_B,
286
287 /* IPSR10 */
288 FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
289 FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
290 FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
291 FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
292 FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
293 FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
294 FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
295 FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
296 FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
297 FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
298 FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
299 FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
300 FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
301 FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
302 FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
303 FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
304 FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
305 FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
306 FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
307 FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
308 FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
309 FN_GLO_I0_B, FN_VI3_DATA6_B,
310
311 /* IPSR11 */
312 FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
313 FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
314 FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
315 FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
316 FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
317 FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
318 FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
319 FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
320 FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
321 FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
322 FN_FMIN_E, FN_FMIN_F,
323 FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
324 FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
325 FN_I2C2_SDA_B, FN_MLB_DAT,
326 FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
327 FN_SSI_SCK0129, FN_CAN_CLK_B,
328 FN_MOUT0,
329
330 /* IPSR12 */
331 FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
332 FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
333 FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
334 FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
335 FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
336 FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
337 FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
338 FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
339 FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
340 FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
341 FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
342 FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
343 FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
344 FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
345 FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
346 FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
347 FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
348 FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
349 FN_CAN_DEBUGOUT4,
350
351 /* IPSR13 */
352 FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
353 FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
354 FN_SCIFB1_CTS_N, FN_BPFCLK_D,
355 FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
356 FN_BPFCLK_F, FN_SSI_WS6,
357 FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
358 FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
359 FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
360 FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
361 FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
362 FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
363 FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
364 FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
365 FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
366 FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
367 FN_BPFCLK_E, FN_SSI_SDATA7_B,
368 FN_FMIN_G, FN_SSI_SDATA8,
369 FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
370 FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
371 FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
372 FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
373 FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
374
375 /* IPSR14 */
376 FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
377 FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
378 FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
379 FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
380 FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
381 FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
382 FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
383 FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
384 FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
385 FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
386 FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
387 FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
388 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
389 FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
390 FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
391 FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
392 FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
393 FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
394 FN_HRTS0_N_C,
395
396 /* IPSR15 */
397 FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
398 FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
399 FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
400 FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
401 FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
402 FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
403 FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
404 FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
405 FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
406 FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
407 FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
408 FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
409 FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
410 FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
411 FN_DU2_DG6, FN_LCDOUT14,
412
413 /* IPSR16 */
414 FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
415 FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
416 FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
417 FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
418 FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
419 FN_TCLK1_B,
420
421 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
422 FN_SEL_SCIF1_4,
423 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
424 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
425 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
426 FN_SEL_SCIFB1_4,
427 FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
428 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
429 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
430 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
431 FN_SEL_SOF1_0, FN_SEL_SOF1_1,
432 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
433 FN_SEL_SSI6_0, FN_SEL_SSI6_1,
434 FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
435 FN_SEL_VI3_0, FN_SEL_VI3_1,
436 FN_SEL_VI2_0, FN_SEL_VI2_1,
437 FN_SEL_VI1_0, FN_SEL_VI1_1,
438 FN_SEL_VI0_0, FN_SEL_VI0_1,
439 FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
440 FN_SEL_LBS_0, FN_SEL_LBS_1,
441 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
442 FN_SEL_SOF3_0, FN_SEL_SOF3_1,
443 FN_SEL_SOF0_0, FN_SEL_SOF0_1,
444
445 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
446 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
447 FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
448 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
449 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
450 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
451 FN_SEL_CAN1_0, FN_SEL_CAN1_1,
452 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
453 FN_SEL_ADI_0, FN_SEL_ADI_1,
454 FN_SEL_SSP_0, FN_SEL_SSP_1,
455 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
456 FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
457 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
458 FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
459 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
460 FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
461 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
462
463 FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
464 FN_SEL_IIC0_0, FN_SEL_IIC0_1,
465 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
466 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
467 FN_SEL_IIC2_4,
468 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
469 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
470 FN_SEL_I2C2_4,
471 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
472 PINMUX_FUNCTION_END,
473
474 PINMUX_MARK_BEGIN,
475
476 VI1_DATA7_VI1_B7_MARK,
477
478 USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
479 USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
480 DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
481
482 D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
483 D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
484 VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
485 VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
486 VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
487 SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
488 VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
489 SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
490 VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
491 IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
492 I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
493 VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
494 D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
495 VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
496
497 D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
498 VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
499 SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
500 VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
501 SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
502 VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
503 D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
504 VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
505 D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
506 VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
507 SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
508 VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
509 D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
510 VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
511 A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
512
513 A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
514 PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
515 TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
516 A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
517 SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
518 A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
519 VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
520 A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
521 VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
522 A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
523 VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
524
525 A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
526 VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
527 A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
528 VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
529 A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
530 MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
531 VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
532 ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
533 ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
534 A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
535 AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
536 ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
537 VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
538
539 A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
540 A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
541 VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
542 VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
543 VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
544 VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
545 VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
546 VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
547 CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
548 VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
549 VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
550 MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
551 HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
552 VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
553 VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
554
555 EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
556 VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
557 EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
558 VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
559 INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
560 MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
561 VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
562 I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
563 CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
564 CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
565 VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
566 INTC_IRQ4_N_MARK, WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
567 VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
568 WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
569 VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
570 IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK, INTC_IRQ3_N_MARK,
571 VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
572 MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
573 VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
574 SSI_WS78_B_MARK,
575
576 DACK0_MARK, IRQ0_MARK, INTC_IRQ0_N_MARK, SSI_SCK6_B_MARK,
577 VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
578 DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
579 SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
580 INTC_IRQ1_N_MARK, SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
581 DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
582 MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK, INTC_IRQ2_N_MARK,
583 SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
584 ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
585 TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
586 I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
587 STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
588 IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
589 STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
590 SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
591 HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
592 TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
593 RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
594 STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
595 ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
596 STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
597
598 ETH_MDIO_MARK, HRTS0_N_E_MARK,
599 SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
600 HTX0_F_MARK, BPFCLK_G_MARK,
601 ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
602 HRTS0_N_F_MARK, ETH_MAGIC_MARK,
603 SIM0_RST_C_MARK, ETH_TXD0_MARK,
604 STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
605 ETH_MDC_MARK, STP_ISD_1_B_MARK,
606 TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
607 SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
608 GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
609 STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
610 PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
611 PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
612 AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
613 ATACS00_N_MARK, AVB_RXD1_MARK,
614 VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
615
616 VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
617 VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
618 AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
619 AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
620 AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
621 AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
622 VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
623 VI1_CLK_MARK, AVB_RX_DV_MARK,
624 VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
625 AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
626 SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
627 VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
628 VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
629 AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
630 AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
631 AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
632 SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
633 SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
634
635 SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
636 SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
637 SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
638 SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
639 SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
640 GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
641 I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
642 MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
643 GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
644 I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
645 AVB_TX_EN_MARK, SD1_CMD_MARK,
646 AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
647 SD1_DAT0_MARK, AVB_TX_CLK_MARK,
648 SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
649 SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
650 AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
651 SD1_DAT3_MARK, AVB_RXD0_MARK,
652 SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
653 TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
654 IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
655 VI3_CLK_B_MARK,
656
657 SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
658 GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
659 SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
660 VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
661 VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
662 VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
663 TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
664 SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
665 VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
666 TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
667 SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
668 VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
669 TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
670 SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
671 VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
672 GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
673 MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
674 HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
675 VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
676 TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
677 VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
678 GLO_I0_B_MARK, VI3_DATA6_B_MARK,
679
680 SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
681 GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
682 TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
683 SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
684 MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
685 SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
686 MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
687 SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
688 VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
689 MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
690 FMIN_E_MARK, FMIN_F_MARK,
691 MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
692 MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
693 I2C2_SDA_B_MARK, MLB_DAT_MARK,
694 SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
695 SSI_SCK0129_MARK, CAN_CLK_B_MARK,
696 MOUT0_MARK,
697
698 SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
699 SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
700 SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
701 SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
702 SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
703 MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
704 STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
705 CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
706 SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
707 SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
708 MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
709 SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
710 MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
711 SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
712 CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
713 IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
714 CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
715 IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
716 CAN_DEBUGOUT4_MARK,
717
718 SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
719 LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
720 SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
721 DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
722 BPFCLK_F_MARK, SSI_WS6_MARK,
723 SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
724 LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
725 FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
726 CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
727 SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
728 CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
729 SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
730 LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
731 STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
732 TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
733 BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
734 FMIN_G_MARK, SSI_SDATA8_MARK,
735 STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
736 CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
737 STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
738 SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
739 SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
740
741 AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
742 DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
743 REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
744 MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
745 I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
746 DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
747 TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
748 HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
749 LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
750 SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
751 MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
752 SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
753 DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
754 SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
755 LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
756 CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
757 SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
758 MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
759 HRTS0_N_C_MARK,
760
761 SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
762 LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
763 TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
764 SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
765 IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
766 DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
767 DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
768 LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
769 LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
770 LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
771 DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
772 SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
773 HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
774 DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
775 DU2_DG6_MARK, LCDOUT14_MARK,
776
777 MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
778 DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
779 MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
780 ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
781 USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
782 TCLK1_B_MARK,
783
784 IIC0_SCL_MARK, IIC0_SDA_MARK, I2C0_SCL_MARK, I2C0_SDA_MARK,
785 IIC3_SCL_MARK, IIC3_SDA_MARK, I2C3_SCL_MARK, I2C3_SDA_MARK,
786 PINMUX_MARK_END,
787};
788
789static const u16 pinmux_data[] = {
790 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
791
792 PINMUX_SINGLE(VI1_DATA7_VI1_B7),
793 PINMUX_SINGLE(USB0_PWEN),
794 PINMUX_SINGLE(USB0_OVC_VBUS),
795 PINMUX_SINGLE(USB2_PWEN),
796 PINMUX_SINGLE(USB2_OVC),
797 PINMUX_SINGLE(AVS1),
798 PINMUX_SINGLE(AVS2),
799 PINMUX_SINGLE(DU_DOTCLKIN0),
800 PINMUX_SINGLE(DU_DOTCLKIN2),
801
802 PINMUX_IPSR_GPSR(IP0_2_0, D0),
803 PINMUX_IPSR_MSEL(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
804 PINMUX_IPSR_MSEL(IP0_2_0, VI3_DATA0, SEL_VI3_0),
805 PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4, SEL_VI0_0),
806 PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4_B, SEL_VI0_1),
807 PINMUX_IPSR_GPSR(IP0_5_3, D1),
808 PINMUX_IPSR_MSEL(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
809 PINMUX_IPSR_MSEL(IP0_5_3, VI3_DATA1, SEL_VI3_0),
810 PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5, SEL_VI0_0),
811 PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5_B, SEL_VI0_1),
812 PINMUX_IPSR_GPSR(IP0_8_6, D2),
813 PINMUX_IPSR_MSEL(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
814 PINMUX_IPSR_MSEL(IP0_8_6, VI3_DATA2, SEL_VI3_0),
815 PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6, SEL_VI0_0),
816 PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6_B, SEL_VI0_1),
817 PINMUX_IPSR_GPSR(IP0_11_9, D3),
818 PINMUX_IPSR_MSEL(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
819 PINMUX_IPSR_MSEL(IP0_11_9, VI3_DATA3, SEL_VI3_0),
820 PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7, SEL_VI0_0),
821 PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7_B, SEL_VI0_1),
822 PINMUX_IPSR_GPSR(IP0_15_12, D4),
823 PINMUX_IPSR_MSEL(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
824 PINMUX_IPSR_MSEL(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
825 PINMUX_IPSR_MSEL(IP0_15_12, VI3_DATA4, SEL_VI3_0),
826 PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0, SEL_VI0_0),
827 PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0_B, SEL_VI0_1),
828 PINMUX_IPSR_MSEL(IP0_15_12, RX0_B, SEL_SCIF0_1),
829 PINMUX_IPSR_GPSR(IP0_19_16, D5),
830 PINMUX_IPSR_MSEL(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
831 PINMUX_IPSR_MSEL(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
832 PINMUX_IPSR_MSEL(IP0_19_16, VI3_DATA5, SEL_VI3_0),
833 PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1, SEL_VI0_0),
834 PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1_B, SEL_VI0_1),
835 PINMUX_IPSR_MSEL(IP0_19_16, TX0_B, SEL_SCIF0_1),
836 PINMUX_IPSR_GPSR(IP0_22_20, D6),
837 PINMUX_IPSR_MSEL(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
838 PINMUX_IPSR_MSEL(IP0_22_20, VI3_DATA6, SEL_VI3_0),
839 PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2, SEL_VI0_0),
840 PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2_B, SEL_VI0_1),
841 PINMUX_IPSR_MSEL(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
842 PINMUX_IPSR_GPSR(IP0_26_23, D7),
843 PINMUX_IPSR_MSEL(IP0_26_23, AD_DI_B, SEL_ADI_1),
844 PINMUX_IPSR_MSEL(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
845 PINMUX_IPSR_MSEL(IP0_26_23, VI3_DATA7, SEL_VI3_0),
846 PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3, SEL_VI0_0),
847 PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3_B, SEL_VI0_1),
848 PINMUX_IPSR_MSEL(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
849 PINMUX_IPSR_MSEL(IP0_26_23, TCLK1, SEL_TMU1_0),
850 PINMUX_IPSR_GPSR(IP0_30_27, D8),
851 PINMUX_IPSR_MSEL(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
852 PINMUX_IPSR_GPSR(IP0_30_27, AVB_TXD0),
853 PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0, SEL_VI0_0),
854 PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0_B, SEL_VI0_1),
855 PINMUX_IPSR_MSEL(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
856
857 PINMUX_IPSR_GPSR(IP1_3_0, D9),
858 PINMUX_IPSR_MSEL(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
859 PINMUX_IPSR_GPSR(IP1_3_0, AVB_TXD1),
860 PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1, SEL_VI0_0),
861 PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1_B, SEL_VI0_1),
862 PINMUX_IPSR_MSEL(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
863 PINMUX_IPSR_GPSR(IP1_7_4, D10),
864 PINMUX_IPSR_MSEL(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
865 PINMUX_IPSR_GPSR(IP1_7_4, AVB_TXD2),
866 PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2, SEL_VI0_0),
867 PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2_B, SEL_VI0_1),
868 PINMUX_IPSR_MSEL(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
869 PINMUX_IPSR_GPSR(IP1_11_8, D11),
870 PINMUX_IPSR_MSEL(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
871 PINMUX_IPSR_GPSR(IP1_11_8, AVB_TXD3),
872 PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3, SEL_VI0_0),
873 PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3_B, SEL_VI0_1),
874 PINMUX_IPSR_MSEL(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
875 PINMUX_IPSR_GPSR(IP1_14_12, D12),
876 PINMUX_IPSR_MSEL(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
877 PINMUX_IPSR_GPSR(IP1_14_12, AVB_TXD4),
878 PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
879 PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
880 PINMUX_IPSR_MSEL(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
881 PINMUX_IPSR_GPSR(IP1_17_15, D13),
882 PINMUX_IPSR_GPSR(IP1_17_15, AVB_TXD5),
883 PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
884 PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
885 PINMUX_IPSR_MSEL(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
886 PINMUX_IPSR_GPSR(IP1_21_18, D14),
887 PINMUX_IPSR_MSEL(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
888 PINMUX_IPSR_GPSR(IP1_21_18, AVB_TXD6),
889 PINMUX_IPSR_MSEL(IP1_21_18, RX1_B, SEL_SCIF1_1),
890 PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
891 PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
892 PINMUX_IPSR_MSEL(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
893 PINMUX_IPSR_GPSR(IP1_25_22, D15),
894 PINMUX_IPSR_MSEL(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
895 PINMUX_IPSR_GPSR(IP1_25_22, AVB_TXD7),
896 PINMUX_IPSR_MSEL(IP1_25_22, TX1_B, SEL_SCIF1_1),
897 PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD, SEL_VI0_0),
898 PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
899 PINMUX_IPSR_MSEL(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
900 PINMUX_IPSR_GPSR(IP1_27_26, A0),
901 PINMUX_IPSR_GPSR(IP1_27_26, PWM3),
902 PINMUX_IPSR_GPSR(IP1_29_28, A1),
903 PINMUX_IPSR_GPSR(IP1_29_28, PWM4),
904
905 PINMUX_IPSR_GPSR(IP2_2_0, A2),
906 PINMUX_IPSR_GPSR(IP2_2_0, PWM5),
907 PINMUX_IPSR_MSEL(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
908 PINMUX_IPSR_GPSR(IP2_5_3, A3),
909 PINMUX_IPSR_GPSR(IP2_5_3, PWM6),
910 PINMUX_IPSR_MSEL(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
911 PINMUX_IPSR_GPSR(IP2_8_6, A4),
912 PINMUX_IPSR_MSEL(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
913 PINMUX_IPSR_GPSR(IP2_8_6, TPU0TO0),
914 PINMUX_IPSR_GPSR(IP2_11_9, A5),
915 PINMUX_IPSR_MSEL(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
916 PINMUX_IPSR_GPSR(IP2_11_9, TPU0TO1),
917 PINMUX_IPSR_GPSR(IP2_14_12, A6),
918 PINMUX_IPSR_MSEL(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
919 PINMUX_IPSR_GPSR(IP2_14_12, TPU0TO2),
920 PINMUX_IPSR_GPSR(IP2_17_15, A7),
921 PINMUX_IPSR_MSEL(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
922 PINMUX_IPSR_GPSR(IP2_17_15, AUDIO_CLKOUT_B),
923 PINMUX_IPSR_GPSR(IP2_17_15, TPU0TO3),
924 PINMUX_IPSR_GPSR(IP2_21_18, A8),
925 PINMUX_IPSR_MSEL(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
926 PINMUX_IPSR_MSEL(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
927 PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4, SEL_VI0_0),
928 PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4_B, SEL_VI0_1),
929 PINMUX_IPSR_MSEL(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
930 PINMUX_IPSR_MSEL(IP2_21_18, RX2_B, SEL_SCIF2_1),
931 PINMUX_IPSR_MSEL(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
932 PINMUX_IPSR_GPSR(IP2_25_22, A9),
933 PINMUX_IPSR_MSEL(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
934 PINMUX_IPSR_MSEL(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
935 PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5, SEL_VI0_0),
936 PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5_B, SEL_VI0_1),
937 PINMUX_IPSR_MSEL(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
938 PINMUX_IPSR_MSEL(IP2_25_22, TX2_B, SEL_SCIF2_1),
939 PINMUX_IPSR_MSEL(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
940 PINMUX_IPSR_GPSR(IP2_28_26, A10),
941 PINMUX_IPSR_MSEL(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
942 PINMUX_IPSR_GPSR(IP2_28_26, MSIOF2_SYNC),
943 PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6, SEL_VI0_0),
944 PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6_B, SEL_VI0_1),
945 PINMUX_IPSR_MSEL(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
946
947 PINMUX_IPSR_GPSR(IP3_3_0, A11),
948 PINMUX_IPSR_MSEL(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
949 PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SCK),
950 PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0, SEL_VI1_0),
951 PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0_B, SEL_VI1_1),
952 PINMUX_IPSR_GPSR(IP3_3_0, VI2_G0),
953 PINMUX_IPSR_MSEL(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
954 PINMUX_IPSR_GPSR(IP3_7_4, A12),
955 PINMUX_IPSR_MSEL(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
956 PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
957 PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1, SEL_VI1_0),
958 PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1_B, SEL_VI1_1),
959 PINMUX_IPSR_GPSR(IP3_7_4, VI2_G1),
960 PINMUX_IPSR_MSEL(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
961 PINMUX_IPSR_GPSR(IP3_11_8, A13),
962 PINMUX_IPSR_MSEL(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
963 PINMUX_IPSR_GPSR(IP3_11_8, EX_WAIT2),
964 PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_RXD),
965 PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2, SEL_VI1_0),
966 PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2_B, SEL_VI1_1),
967 PINMUX_IPSR_GPSR(IP3_11_8, VI2_G2),
968 PINMUX_IPSR_MSEL(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
969 PINMUX_IPSR_GPSR(IP3_14_12, A14),
970 PINMUX_IPSR_MSEL(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
971 PINMUX_IPSR_GPSR(IP3_14_12, ATACS11_N),
972 PINMUX_IPSR_GPSR(IP3_14_12, MSIOF2_SS1),
973 PINMUX_IPSR_GPSR(IP3_17_15, A15),
974 PINMUX_IPSR_MSEL(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
975 PINMUX_IPSR_GPSR(IP3_17_15, ATARD1_N),
976 PINMUX_IPSR_GPSR(IP3_17_15, MSIOF2_SS2),
977 PINMUX_IPSR_GPSR(IP3_19_18, A16),
978 PINMUX_IPSR_GPSR(IP3_19_18, ATAWR1_N),
979 PINMUX_IPSR_GPSR(IP3_22_20, A17),
980 PINMUX_IPSR_MSEL(IP3_22_20, AD_DO_B, SEL_ADI_1),
981 PINMUX_IPSR_GPSR(IP3_22_20, ATADIR1_N),
982 PINMUX_IPSR_GPSR(IP3_25_23, A18),
983 PINMUX_IPSR_MSEL(IP3_25_23, AD_CLK_B, SEL_ADI_1),
984 PINMUX_IPSR_GPSR(IP3_25_23, ATAG1_N),
985 PINMUX_IPSR_GPSR(IP3_28_26, A19),
986 PINMUX_IPSR_MSEL(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
987 PINMUX_IPSR_GPSR(IP3_28_26, ATACS01_N),
988 PINMUX_IPSR_MSEL(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
989 PINMUX_IPSR_GPSR(IP3_31_29, A20),
990 PINMUX_IPSR_GPSR(IP3_31_29, SPCLK),
991 PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3, SEL_VI1_0),
992 PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3_B, SEL_VI1_1),
993 PINMUX_IPSR_GPSR(IP3_31_29, VI2_G4),
994
995 PINMUX_IPSR_GPSR(IP4_2_0, A21),
996 PINMUX_IPSR_GPSR(IP4_2_0, MOSI_IO0),
997 PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4, SEL_VI1_0),
998 PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4_B, SEL_VI1_1),
999 PINMUX_IPSR_GPSR(IP4_2_0, VI2_G5),
1000 PINMUX_IPSR_GPSR(IP4_5_3, A22),
1001 PINMUX_IPSR_GPSR(IP4_5_3, MISO_IO1),
1002 PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5, SEL_VI1_0),
1003 PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5_B, SEL_VI1_1),
1004 PINMUX_IPSR_GPSR(IP4_5_3, VI2_G6),
1005 PINMUX_IPSR_GPSR(IP4_8_6, A23),
1006 PINMUX_IPSR_GPSR(IP4_8_6, IO2),
1007 PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7, SEL_VI1_0),
1008 PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7_B, SEL_VI1_1),
1009 PINMUX_IPSR_GPSR(IP4_8_6, VI2_G7),
1010 PINMUX_IPSR_GPSR(IP4_11_9, A24),
1011 PINMUX_IPSR_GPSR(IP4_11_9, IO3),
1012 PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7, SEL_VI1_0),
1013 PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7_B, SEL_VI1_1),
1014 PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
1015 PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
1016 PINMUX_IPSR_GPSR(IP4_14_12, A25),
1017 PINMUX_IPSR_GPSR(IP4_14_12, SSL),
1018 PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6, SEL_VI1_0),
1019 PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6_B, SEL_VI1_1),
1020 PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD, SEL_VI2_0),
1021 PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
1022 PINMUX_IPSR_GPSR(IP4_17_15, CS0_N),
1023 PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6, SEL_VI1_0),
1024 PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6_B, SEL_VI1_1),
1025 PINMUX_IPSR_GPSR(IP4_17_15, VI2_G3),
1026 PINMUX_IPSR_MSEL(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
1027 PINMUX_IPSR_GPSR(IP4_20_18, CS1_N_A26),
1028 PINMUX_IPSR_GPSR(IP4_20_18, SPEEDIN),
1029 PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7, SEL_VI0_0),
1030 PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7_B, SEL_VI0_1),
1031 PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK, SEL_VI2_0),
1032 PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
1033 PINMUX_IPSR_GPSR(IP4_23_21, EX_CS0_N),
1034 PINMUX_IPSR_MSEL(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
1035 PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5, SEL_VI1_0),
1036 PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5_B, SEL_VI1_1),
1037 PINMUX_IPSR_GPSR(IP4_23_21, VI2_R0),
1038 PINMUX_IPSR_MSEL(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
1039 PINMUX_IPSR_MSEL(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
1040 PINMUX_IPSR_GPSR(IP4_26_24, EX_CS1_N),
1041 PINMUX_IPSR_GPSR(IP4_26_24, GPS_CLK),
1042 PINMUX_IPSR_MSEL(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
1043 PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD, SEL_VI1_0),
1044 PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
1045 PINMUX_IPSR_GPSR(IP4_26_24, VI2_R1),
1046 PINMUX_IPSR_GPSR(IP4_29_27, EX_CS2_N),
1047 PINMUX_IPSR_GPSR(IP4_29_27, GPS_SIGN),
1048 PINMUX_IPSR_MSEL(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
1049 PINMUX_IPSR_GPSR(IP4_29_27, VI3_CLKENB),
1050 PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0, SEL_VI1_0),
1051 PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0_B, SEL_VI1_1),
1052 PINMUX_IPSR_GPSR(IP4_29_27, VI2_R2),
1053
1054 PINMUX_IPSR_GPSR(IP5_2_0, EX_CS3_N),
1055 PINMUX_IPSR_GPSR(IP5_2_0, GPS_MAG),
1056 PINMUX_IPSR_GPSR(IP5_2_0, VI3_FIELD),
1057 PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1, SEL_VI1_0),
1058 PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1_B, SEL_VI1_1),
1059 PINMUX_IPSR_GPSR(IP5_2_0, VI2_R3),
1060 PINMUX_IPSR_GPSR(IP5_5_3, EX_CS4_N),
1061 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
1062 PINMUX_IPSR_GPSR(IP5_5_3, VI3_HSYNC_N),
1063 PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
1064 PINMUX_IPSR_MSEL(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
1065 PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
1066 PINMUX_IPSR_GPSR(IP5_5_3, INTC_EN0_N),
1067 PINMUX_IPSR_MSEL(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
1068 PINMUX_IPSR_GPSR(IP5_9_6, EX_CS5_N),
1069 PINMUX_IPSR_MSEL(IP5_9_6, CAN0_RX, SEL_CAN0_0),
1070 PINMUX_IPSR_MSEL(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
1071 PINMUX_IPSR_GPSR(IP5_9_6, VI3_VSYNC_N),
1072 PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2, SEL_VI1_0),
1073 PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2_B, SEL_VI1_1),
1074 PINMUX_IPSR_GPSR(IP5_9_6, VI2_R4),
1075 PINMUX_IPSR_MSEL(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
1076 PINMUX_IPSR_GPSR(IP5_9_6, INTC_EN1_N),
1077 PINMUX_IPSR_MSEL(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
1078 PINMUX_IPSR_GPSR(IP5_12_10, BS_N),
1079 PINMUX_IPSR_MSEL(IP5_12_10, IETX, SEL_IEB_0),
1080 PINMUX_IPSR_MSEL(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
1081 PINMUX_IPSR_MSEL(IP5_12_10, CAN1_TX, SEL_CAN1_0),
1082 PINMUX_IPSR_GPSR(IP5_12_10, DRACK0),
1083 PINMUX_IPSR_MSEL(IP5_12_10, IETX_C, SEL_IEB_2),
1084 PINMUX_IPSR_GPSR(IP5_14_13, RD_N),
1085 PINMUX_IPSR_MSEL(IP5_14_13, CAN0_TX, SEL_CAN0_0),
1086 PINMUX_IPSR_MSEL(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
1087 PINMUX_IPSR_GPSR(IP5_17_15, RD_WR_N),
1088 PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3, SEL_VI1_0),
1089 PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3_B, SEL_VI1_1),
1090 PINMUX_IPSR_GPSR(IP5_17_15, VI2_R5),
1091 PINMUX_IPSR_MSEL(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
1092 PINMUX_IPSR_GPSR(IP5_17_15, INTC_IRQ4_N),
1093 PINMUX_IPSR_GPSR(IP5_20_18, WE0_N),
1094 PINMUX_IPSR_MSEL(IP5_20_18, IECLK, SEL_IEB_0),
1095 PINMUX_IPSR_MSEL(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
1096 PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
1097 PINMUX_IPSR_MSEL(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
1098 PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
1099 PINMUX_IPSR_GPSR(IP5_23_21, WE1_N),
1100 PINMUX_IPSR_MSEL(IP5_23_21, IERX, SEL_IEB_0),
1101 PINMUX_IPSR_MSEL(IP5_23_21, CAN1_RX, SEL_CAN1_0),
1102 PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4, SEL_VI1_0),
1103 PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4_B, SEL_VI1_1),
1104 PINMUX_IPSR_GPSR(IP5_23_21, VI2_R6),
1105 PINMUX_IPSR_MSEL(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
1106 PINMUX_IPSR_MSEL(IP5_23_21, IERX_C, SEL_IEB_2),
1107 PINMUX_IPSR_MSEL(IP5_26_24, EX_WAIT0, SEL_LBS_0),
1108 PINMUX_IPSR_GPSR(IP5_26_24, IRQ3),
1109 PINMUX_IPSR_GPSR(IP5_26_24, INTC_IRQ3_N),
1110 PINMUX_IPSR_MSEL(IP5_26_24, VI3_CLK, SEL_VI3_0),
1111 PINMUX_IPSR_MSEL(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
1112 PINMUX_IPSR_MSEL(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
1113 PINMUX_IPSR_MSEL(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
1114 PINMUX_IPSR_GPSR(IP5_29_27, DREQ0_N),
1115 PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
1116 PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
1117 PINMUX_IPSR_GPSR(IP5_29_27, VI2_R7),
1118 PINMUX_IPSR_MSEL(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
1119 PINMUX_IPSR_MSEL(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
1120
1121 PINMUX_IPSR_GPSR(IP6_2_0, DACK0),
1122 PINMUX_IPSR_GPSR(IP6_2_0, IRQ0),
1123 PINMUX_IPSR_GPSR(IP6_2_0, INTC_IRQ0_N),
1124 PINMUX_IPSR_MSEL(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
1125 PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
1126 PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
1127 PINMUX_IPSR_MSEL(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
1128 PINMUX_IPSR_GPSR(IP6_5_3, DREQ1_N),
1129 PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
1130 PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
1131 PINMUX_IPSR_MSEL(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
1132 PINMUX_IPSR_MSEL(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
1133 PINMUX_IPSR_GPSR(IP6_8_6, DACK1),
1134 PINMUX_IPSR_GPSR(IP6_8_6, IRQ1),
1135 PINMUX_IPSR_GPSR(IP6_8_6, INTC_IRQ1_N),
1136 PINMUX_IPSR_MSEL(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
1137 PINMUX_IPSR_MSEL(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
1138 PINMUX_IPSR_GPSR(IP6_10_9, DREQ2_N),
1139 PINMUX_IPSR_MSEL(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
1140 PINMUX_IPSR_MSEL(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
1141 PINMUX_IPSR_MSEL(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
1142 PINMUX_IPSR_GPSR(IP6_13_11, DACK2),
1143 PINMUX_IPSR_GPSR(IP6_13_11, IRQ2),
1144 PINMUX_IPSR_GPSR(IP6_13_11, INTC_IRQ2_N),
1145 PINMUX_IPSR_MSEL(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
1146 PINMUX_IPSR_MSEL(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
1147 PINMUX_IPSR_MSEL(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
1148 PINMUX_IPSR_GPSR(IP6_16_14, ETH_CRS_DV),
1149 PINMUX_IPSR_MSEL(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
1150 PINMUX_IPSR_MSEL(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
1151 PINMUX_IPSR_MSEL(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
1152 PINMUX_IPSR_MSEL(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
1153 PINMUX_IPSR_MSEL(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
1154 PINMUX_IPSR_GPSR(IP6_19_17, ETH_RX_ER),
1155 PINMUX_IPSR_MSEL(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
1156 PINMUX_IPSR_MSEL(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
1157 PINMUX_IPSR_MSEL(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
1158 PINMUX_IPSR_MSEL(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
1159 PINMUX_IPSR_MSEL(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
1160 PINMUX_IPSR_GPSR(IP6_22_20, ETH_RXD0),
1161 PINMUX_IPSR_MSEL(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
1162 PINMUX_IPSR_MSEL(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
1163 PINMUX_IPSR_MSEL(IP6_22_20, GLO_I0_C, SEL_GPS_2),
1164 PINMUX_IPSR_MSEL(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
1165 PINMUX_IPSR_MSEL(IP6_22_20, SCK1_E, SEL_SCIF1_4),
1166 PINMUX_IPSR_GPSR(IP6_25_23, ETH_RXD1),
1167 PINMUX_IPSR_MSEL(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
1168 PINMUX_IPSR_MSEL(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
1169 PINMUX_IPSR_MSEL(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
1170 PINMUX_IPSR_MSEL(IP6_25_23, GLO_I1_C, SEL_GPS_2),
1171 PINMUX_IPSR_MSEL(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
1172 PINMUX_IPSR_MSEL(IP6_25_23, RX1_E, SEL_SCIF1_4),
1173 PINMUX_IPSR_GPSR(IP6_28_26, ETH_LINK),
1174 PINMUX_IPSR_MSEL(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
1175 PINMUX_IPSR_MSEL(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
1176 PINMUX_IPSR_MSEL(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
1177 PINMUX_IPSR_MSEL(IP6_28_26, TX1_E, SEL_SCIF1_4),
1178 PINMUX_IPSR_GPSR(IP6_31_29, ETH_REF_CLK),
1179 PINMUX_IPSR_MSEL(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
1180 PINMUX_IPSR_MSEL(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
1181 PINMUX_IPSR_MSEL(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
1182
1183 PINMUX_IPSR_GPSR(IP7_2_0, ETH_MDIO),
1184 PINMUX_IPSR_MSEL(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
1185 PINMUX_IPSR_MSEL(IP7_2_0, SIM0_D_C, SEL_SIM_2),
1186 PINMUX_IPSR_MSEL(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
1187 PINMUX_IPSR_GPSR(IP7_5_3, ETH_TXD1),
1188 PINMUX_IPSR_MSEL(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
1189 PINMUX_IPSR_MSEL(IP7_5_3, BPFCLK_G, SEL_FM_6),
1190 PINMUX_IPSR_GPSR(IP7_7_6, ETH_TX_EN),
1191 PINMUX_IPSR_MSEL(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
1192 PINMUX_IPSR_MSEL(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
1193 PINMUX_IPSR_GPSR(IP7_9_8, ETH_MAGIC),
1194 PINMUX_IPSR_MSEL(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
1195 PINMUX_IPSR_GPSR(IP7_12_10, ETH_TXD0),
1196 PINMUX_IPSR_MSEL(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
1197 PINMUX_IPSR_MSEL(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
1198 PINMUX_IPSR_MSEL(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
1199 PINMUX_IPSR_GPSR(IP7_15_13, ETH_MDC),
1200 PINMUX_IPSR_MSEL(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
1201 PINMUX_IPSR_MSEL(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
1202 PINMUX_IPSR_MSEL(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
1203 PINMUX_IPSR_GPSR(IP7_18_16, PWM0),
1204 PINMUX_IPSR_MSEL(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
1205 PINMUX_IPSR_MSEL(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
1206 PINMUX_IPSR_MSEL(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
1207 PINMUX_IPSR_MSEL(IP7_18_16, GLO_SS_C, SEL_GPS_2),
1208 PINMUX_IPSR_GPSR(IP7_21_19, PWM1),
1209 PINMUX_IPSR_MSEL(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
1210 PINMUX_IPSR_MSEL(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
1211 PINMUX_IPSR_MSEL(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
1212 PINMUX_IPSR_MSEL(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
1213 PINMUX_IPSR_GPSR(IP7_21_19, PCMOE_N),
1214 PINMUX_IPSR_GPSR(IP7_24_22, PWM2),
1215 PINMUX_IPSR_GPSR(IP7_24_22, PWMFSW0),
1216 PINMUX_IPSR_MSEL(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
1217 PINMUX_IPSR_GPSR(IP7_24_22, PCMWE_N),
1218 PINMUX_IPSR_MSEL(IP7_24_22, IECLK_C, SEL_IEB_2),
1219 PINMUX_IPSR_GPSR(IP7_26_25, DU_DOTCLKIN1),
1220 PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKC),
1221 PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKOUT_C),
1222 PINMUX_IPSR_MSEL(IP7_28_27, VI0_CLK, SEL_VI0_0),
1223 PINMUX_IPSR_GPSR(IP7_28_27, ATACS00_N),
1224 PINMUX_IPSR_GPSR(IP7_28_27, AVB_RXD1),
1225 PINMUX_IPSR_MSEL(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
1226 PINMUX_IPSR_GPSR(IP7_30_29, ATACS10_N),
1227 PINMUX_IPSR_GPSR(IP7_30_29, AVB_RXD2),
1228
1229 PINMUX_IPSR_MSEL(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
1230 PINMUX_IPSR_GPSR(IP8_1_0, ATARD0_N),
1231 PINMUX_IPSR_GPSR(IP8_1_0, AVB_RXD3),
1232 PINMUX_IPSR_MSEL(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
1233 PINMUX_IPSR_GPSR(IP8_3_2, ATAWR0_N),
1234 PINMUX_IPSR_GPSR(IP8_3_2, AVB_RXD4),
1235 PINMUX_IPSR_MSEL(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
1236 PINMUX_IPSR_GPSR(IP8_5_4, ATADIR0_N),
1237 PINMUX_IPSR_GPSR(IP8_5_4, AVB_RXD5),
1238 PINMUX_IPSR_MSEL(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
1239 PINMUX_IPSR_GPSR(IP8_7_6, ATAG0_N),
1240 PINMUX_IPSR_GPSR(IP8_7_6, AVB_RXD6),
1241 PINMUX_IPSR_MSEL(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
1242 PINMUX_IPSR_GPSR(IP8_9_8, EX_WAIT1),
1243 PINMUX_IPSR_GPSR(IP8_9_8, AVB_RXD7),
1244 PINMUX_IPSR_MSEL(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
1245 PINMUX_IPSR_GPSR(IP8_11_10, AVB_RX_ER),
1246 PINMUX_IPSR_MSEL(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
1247 PINMUX_IPSR_GPSR(IP8_13_12, AVB_RX_CLK),
1248 PINMUX_IPSR_MSEL(IP8_15_14, VI1_CLK, SEL_VI1_0),
1249 PINMUX_IPSR_GPSR(IP8_15_14, AVB_RX_DV),
1250 PINMUX_IPSR_MSEL(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
1251 PINMUX_IPSR_MSEL(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
1252 PINMUX_IPSR_GPSR(IP8_17_16, AVB_CRS),
1253 PINMUX_IPSR_MSEL(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
1254 PINMUX_IPSR_MSEL(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
1255 PINMUX_IPSR_GPSR(IP8_19_18, AVB_MDC),
1256 PINMUX_IPSR_MSEL(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
1257 PINMUX_IPSR_MSEL(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
1258 PINMUX_IPSR_GPSR(IP8_21_20, AVB_MDIO),
1259 PINMUX_IPSR_MSEL(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
1260 PINMUX_IPSR_MSEL(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
1261 PINMUX_IPSR_GPSR(IP8_23_22, AVB_GTX_CLK),
1262 PINMUX_IPSR_MSEL(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
1263 PINMUX_IPSR_MSEL(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
1264 PINMUX_IPSR_GPSR(IP8_25_24, AVB_MAGIC),
1265 PINMUX_IPSR_MSEL(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
1266 PINMUX_IPSR_GPSR(IP8_26, AVB_PHY_INT),
1267 PINMUX_IPSR_MSEL(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
1268 PINMUX_IPSR_GPSR(IP8_27, AVB_GTXREFCLK),
1269 PINMUX_IPSR_GPSR(IP8_28, SD0_CLK),
1270 PINMUX_IPSR_MSEL(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
1271 PINMUX_IPSR_GPSR(IP8_30_29, SD0_CMD),
1272 PINMUX_IPSR_MSEL(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
1273 PINMUX_IPSR_MSEL(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
1274
1275 PINMUX_IPSR_GPSR(IP9_1_0, SD0_DAT0),
1276 PINMUX_IPSR_MSEL(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
1277 PINMUX_IPSR_MSEL(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
1278 PINMUX_IPSR_GPSR(IP9_3_2, SD0_DAT1),
1279 PINMUX_IPSR_MSEL(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
1280 PINMUX_IPSR_MSEL(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
1281 PINMUX_IPSR_GPSR(IP9_5_4, SD0_DAT2),
1282 PINMUX_IPSR_MSEL(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
1283 PINMUX_IPSR_MSEL(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
1284 PINMUX_IPSR_GPSR(IP9_7_6, SD0_DAT3),
1285 PINMUX_IPSR_MSEL(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
1286 PINMUX_IPSR_MSEL(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
1287 PINMUX_IPSR_GPSR(IP9_11_8, SD0_CD),
1288 PINMUX_IPSR_GPSR(IP9_11_8, MMC0_D6),
1289 PINMUX_IPSR_MSEL(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
1290 PINMUX_IPSR_GPSR(IP9_11_8, USB0_EXTP),
1291 PINMUX_IPSR_MSEL(IP9_11_8, GLO_SCLK, SEL_GPS_0),
1292 PINMUX_IPSR_MSEL(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
1293 PINMUX_IPSR_MSEL(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
1294 PINMUX_IPSR_MSEL(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
1295 PINMUX_IPSR_MSEL(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
1296 PINMUX_IPSR_GPSR(IP9_15_12, SD0_WP),
1297 PINMUX_IPSR_GPSR(IP9_15_12, MMC0_D7),
1298 PINMUX_IPSR_MSEL(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
1299 PINMUX_IPSR_GPSR(IP9_15_12, USB0_IDIN),
1300 PINMUX_IPSR_MSEL(IP9_15_12, GLO_SDATA, SEL_GPS_0),
1301 PINMUX_IPSR_MSEL(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
1302 PINMUX_IPSR_MSEL(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
1303 PINMUX_IPSR_MSEL(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
1304 PINMUX_IPSR_MSEL(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
1305 PINMUX_IPSR_GPSR(IP9_17_16, SD1_CLK),
1306 PINMUX_IPSR_GPSR(IP9_17_16, AVB_TX_EN),
1307 PINMUX_IPSR_GPSR(IP9_19_18, SD1_CMD),
1308 PINMUX_IPSR_GPSR(IP9_19_18, AVB_TX_ER),
1309 PINMUX_IPSR_MSEL(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
1310 PINMUX_IPSR_GPSR(IP9_21_20, SD1_DAT0),
1311 PINMUX_IPSR_GPSR(IP9_21_20, AVB_TX_CLK),
1312 PINMUX_IPSR_MSEL(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
1313 PINMUX_IPSR_GPSR(IP9_23_22, SD1_DAT1),
1314 PINMUX_IPSR_GPSR(IP9_23_22, AVB_LINK),
1315 PINMUX_IPSR_MSEL(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
1316 PINMUX_IPSR_GPSR(IP9_25_24, SD1_DAT2),
1317 PINMUX_IPSR_GPSR(IP9_25_24, AVB_COL),
1318 PINMUX_IPSR_MSEL(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
1319 PINMUX_IPSR_GPSR(IP9_27_26, SD1_DAT3),
1320 PINMUX_IPSR_GPSR(IP9_27_26, AVB_RXD0),
1321 PINMUX_IPSR_MSEL(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
1322 PINMUX_IPSR_GPSR(IP9_31_28, SD1_CD),
1323 PINMUX_IPSR_GPSR(IP9_31_28, MMC1_D6),
1324 PINMUX_IPSR_MSEL(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
1325 PINMUX_IPSR_GPSR(IP9_31_28, USB1_EXTP),
1326 PINMUX_IPSR_MSEL(IP9_31_28, GLO_SS, SEL_GPS_0),
1327 PINMUX_IPSR_MSEL(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
1328 PINMUX_IPSR_MSEL(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
1329 PINMUX_IPSR_MSEL(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
1330 PINMUX_IPSR_MSEL(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
1331 PINMUX_IPSR_MSEL(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
1332
1333 PINMUX_IPSR_GPSR(IP10_3_0, SD1_WP),
1334 PINMUX_IPSR_GPSR(IP10_3_0, MMC1_D7),
1335 PINMUX_IPSR_MSEL(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
1336 PINMUX_IPSR_GPSR(IP10_3_0, USB1_IDIN),
1337 PINMUX_IPSR_MSEL(IP10_3_0, GLO_RFON, SEL_GPS_0),
1338 PINMUX_IPSR_MSEL(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
1339 PINMUX_IPSR_MSEL(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
1340 PINMUX_IPSR_MSEL(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
1341 PINMUX_IPSR_MSEL(IP10_3_0, SIM0_D_B, SEL_SIM_1),
1342 PINMUX_IPSR_GPSR(IP10_6_4, SD2_CLK),
1343 PINMUX_IPSR_GPSR(IP10_6_4, MMC0_CLK),
1344 PINMUX_IPSR_MSEL(IP10_6_4, SIM0_CLK, SEL_SIM_0),
1345 PINMUX_IPSR_MSEL(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
1346 PINMUX_IPSR_MSEL(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
1347 PINMUX_IPSR_MSEL(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
1348 PINMUX_IPSR_MSEL(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
1349 PINMUX_IPSR_GPSR(IP10_10_7, SD2_CMD),
1350 PINMUX_IPSR_GPSR(IP10_10_7, MMC0_CMD),
1351 PINMUX_IPSR_MSEL(IP10_10_7, SIM0_D, SEL_SIM_0),
1352 PINMUX_IPSR_MSEL(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
1353 PINMUX_IPSR_MSEL(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
1354 PINMUX_IPSR_MSEL(IP10_10_7, SCK1_D, SEL_SCIF1_3),
1355 PINMUX_IPSR_MSEL(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
1356 PINMUX_IPSR_MSEL(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
1357 PINMUX_IPSR_MSEL(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
1358 PINMUX_IPSR_GPSR(IP10_14_11, SD2_DAT0),
1359 PINMUX_IPSR_GPSR(IP10_14_11, MMC0_D0),
1360 PINMUX_IPSR_MSEL(IP10_14_11, FMCLK_B, SEL_FM_1),
1361 PINMUX_IPSR_MSEL(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
1362 PINMUX_IPSR_MSEL(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
1363 PINMUX_IPSR_MSEL(IP10_14_11, RX1_D, SEL_SCIF1_3),
1364 PINMUX_IPSR_MSEL(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
1365 PINMUX_IPSR_MSEL(IP10_14_11, GLO_SS_B, SEL_GPS_1),
1366 PINMUX_IPSR_MSEL(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
1367 PINMUX_IPSR_GPSR(IP10_18_15, SD2_DAT1),
1368 PINMUX_IPSR_GPSR(IP10_18_15, MMC0_D1),
1369 PINMUX_IPSR_MSEL(IP10_18_15, FMIN_B, SEL_FM_1),
1370 PINMUX_IPSR_MSEL(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
1371 PINMUX_IPSR_MSEL(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
1372 PINMUX_IPSR_MSEL(IP10_18_15, TX1_D, SEL_SCIF1_3),
1373 PINMUX_IPSR_MSEL(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
1374 PINMUX_IPSR_MSEL(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
1375 PINMUX_IPSR_MSEL(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
1376 PINMUX_IPSR_GPSR(IP10_22_19, SD2_DAT2),
1377 PINMUX_IPSR_GPSR(IP10_22_19, MMC0_D2),
1378 PINMUX_IPSR_MSEL(IP10_22_19, BPFCLK_B, SEL_FM_1),
1379 PINMUX_IPSR_MSEL(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
1380 PINMUX_IPSR_MSEL(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
1381 PINMUX_IPSR_MSEL(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
1382 PINMUX_IPSR_MSEL(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
1383 PINMUX_IPSR_MSEL(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
1384 PINMUX_IPSR_GPSR(IP10_25_23, SD2_DAT3),
1385 PINMUX_IPSR_GPSR(IP10_25_23, MMC0_D3),
1386 PINMUX_IPSR_MSEL(IP10_25_23, SIM0_RST, SEL_SIM_0),
1387 PINMUX_IPSR_MSEL(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
1388 PINMUX_IPSR_MSEL(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
1389 PINMUX_IPSR_MSEL(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
1390 PINMUX_IPSR_MSEL(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
1391 PINMUX_IPSR_MSEL(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
1392 PINMUX_IPSR_GPSR(IP10_29_26, SD2_CD),
1393 PINMUX_IPSR_GPSR(IP10_29_26, MMC0_D4),
1394 PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
1395 PINMUX_IPSR_GPSR(IP10_29_26, USB2_EXTP),
1396 PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0, SEL_GPS_0),
1397 PINMUX_IPSR_MSEL(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
1398 PINMUX_IPSR_MSEL(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
1399 PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
1400 PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0_B, SEL_GPS_1),
1401 PINMUX_IPSR_MSEL(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
1402
1403 PINMUX_IPSR_GPSR(IP11_3_0, SD2_WP),
1404 PINMUX_IPSR_GPSR(IP11_3_0, MMC0_D5),
1405 PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
1406 PINMUX_IPSR_GPSR(IP11_3_0, USB2_IDIN),
1407 PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1, SEL_GPS_0),
1408 PINMUX_IPSR_MSEL(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
1409 PINMUX_IPSR_MSEL(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
1410 PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
1411 PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1_B, SEL_GPS_1),
1412 PINMUX_IPSR_MSEL(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
1413 PINMUX_IPSR_GPSR(IP11_4, SD3_CLK),
1414 PINMUX_IPSR_GPSR(IP11_4, MMC1_CLK),
1415 PINMUX_IPSR_GPSR(IP11_6_5, SD3_CMD),
1416 PINMUX_IPSR_GPSR(IP11_6_5, MMC1_CMD),
1417 PINMUX_IPSR_GPSR(IP11_6_5, MTS_N),
1418 PINMUX_IPSR_GPSR(IP11_8_7, SD3_DAT0),
1419 PINMUX_IPSR_GPSR(IP11_8_7, MMC1_D0),
1420 PINMUX_IPSR_GPSR(IP11_8_7, STM_N),
1421 PINMUX_IPSR_GPSR(IP11_10_9, SD3_DAT1),
1422 PINMUX_IPSR_GPSR(IP11_10_9, MMC1_D1),
1423 PINMUX_IPSR_GPSR(IP11_10_9, MDATA),
1424 PINMUX_IPSR_GPSR(IP11_12_11, SD3_DAT2),
1425 PINMUX_IPSR_GPSR(IP11_12_11, MMC1_D2),
1426 PINMUX_IPSR_GPSR(IP11_12_11, SDATA),
1427 PINMUX_IPSR_GPSR(IP11_14_13, SD3_DAT3),
1428 PINMUX_IPSR_GPSR(IP11_14_13, MMC1_D3),
1429 PINMUX_IPSR_GPSR(IP11_14_13, SCKZ),
1430 PINMUX_IPSR_GPSR(IP11_17_15, SD3_CD),
1431 PINMUX_IPSR_GPSR(IP11_17_15, MMC1_D4),
1432 PINMUX_IPSR_MSEL(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
1433 PINMUX_IPSR_GPSR(IP11_17_15, VSP),
1434 PINMUX_IPSR_MSEL(IP11_17_15, GLO_Q0, SEL_GPS_0),
1435 PINMUX_IPSR_MSEL(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
1436 PINMUX_IPSR_GPSR(IP11_21_18, SD3_WP),
1437 PINMUX_IPSR_GPSR(IP11_21_18, MMC1_D5),
1438 PINMUX_IPSR_MSEL(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
1439 PINMUX_IPSR_MSEL(IP11_21_18, GLO_Q1, SEL_GPS_0),
1440 PINMUX_IPSR_MSEL(IP11_21_18, FMIN_C, SEL_FM_2),
1441 PINMUX_IPSR_MSEL(IP11_21_18, FMIN_E, SEL_FM_4),
1442 PINMUX_IPSR_MSEL(IP11_21_18, FMIN_F, SEL_FM_5),
1443 PINMUX_IPSR_GPSR(IP11_23_22, MLB_CLK),
1444 PINMUX_IPSR_MSEL(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
1445 PINMUX_IPSR_MSEL(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
1446 PINMUX_IPSR_GPSR(IP11_26_24, MLB_SIG),
1447 PINMUX_IPSR_MSEL(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
1448 PINMUX_IPSR_MSEL(IP11_26_24, RX1_C, SEL_SCIF1_2),
1449 PINMUX_IPSR_MSEL(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
1450 PINMUX_IPSR_MSEL(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
1451 PINMUX_IPSR_GPSR(IP11_29_27, MLB_DAT),
1452 PINMUX_IPSR_MSEL(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
1453 PINMUX_IPSR_MSEL(IP11_29_27, TX1_C, SEL_SCIF1_2),
1454 PINMUX_IPSR_MSEL(IP11_29_27, BPFCLK_C, SEL_FM_2),
1455 PINMUX_IPSR_GPSR(IP11_31_30, SSI_SCK0129),
1456 PINMUX_IPSR_MSEL(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
1457 PINMUX_IPSR_GPSR(IP11_31_30, MOUT0),
1458
1459 PINMUX_IPSR_GPSR(IP12_1_0, SSI_WS0129),
1460 PINMUX_IPSR_MSEL(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
1461 PINMUX_IPSR_GPSR(IP12_1_0, MOUT1),
1462 PINMUX_IPSR_GPSR(IP12_3_2, SSI_SDATA0),
1463 PINMUX_IPSR_MSEL(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
1464 PINMUX_IPSR_GPSR(IP12_3_2, MOUT2),
1465 PINMUX_IPSR_GPSR(IP12_5_4, SSI_SDATA1),
1466 PINMUX_IPSR_MSEL(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
1467 PINMUX_IPSR_GPSR(IP12_5_4, MOUT5),
1468 PINMUX_IPSR_GPSR(IP12_7_6, SSI_SDATA2),
1469 PINMUX_IPSR_MSEL(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
1470 PINMUX_IPSR_GPSR(IP12_7_6, SSI_SCK1),
1471 PINMUX_IPSR_GPSR(IP12_7_6, MOUT6),
1472 PINMUX_IPSR_GPSR(IP12_10_8, SSI_SCK34),
1473 PINMUX_IPSR_GPSR(IP12_10_8, STP_OPWM_0),
1474 PINMUX_IPSR_MSEL(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
1475 PINMUX_IPSR_MSEL(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
1476 PINMUX_IPSR_GPSR(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
1477 PINMUX_IPSR_GPSR(IP12_13_11, SSI_WS34),
1478 PINMUX_IPSR_MSEL(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
1479 PINMUX_IPSR_MSEL(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
1480 PINMUX_IPSR_GPSR(IP12_13_11, MSIOF1_SYNC),
1481 PINMUX_IPSR_GPSR(IP12_13_11, CAN_STEP0),
1482 PINMUX_IPSR_GPSR(IP12_16_14, SSI_SDATA3),
1483 PINMUX_IPSR_MSEL(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
1484 PINMUX_IPSR_MSEL(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
1485 PINMUX_IPSR_MSEL(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
1486 PINMUX_IPSR_GPSR(IP12_16_14, CAN_TXCLK),
1487 PINMUX_IPSR_GPSR(IP12_19_17, SSI_SCK4),
1488 PINMUX_IPSR_MSEL(IP12_19_17, STP_ISD_0, SEL_SSP_0),
1489 PINMUX_IPSR_MSEL(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
1490 PINMUX_IPSR_MSEL(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
1491 PINMUX_IPSR_MSEL(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
1492 PINMUX_IPSR_GPSR(IP12_19_17, CAN_DEBUGOUT0),
1493 PINMUX_IPSR_GPSR(IP12_22_20, SSI_WS4),
1494 PINMUX_IPSR_MSEL(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
1495 PINMUX_IPSR_MSEL(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
1496 PINMUX_IPSR_MSEL(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
1497 PINMUX_IPSR_MSEL(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
1498 PINMUX_IPSR_GPSR(IP12_22_20, CAN_DEBUGOUT1),
1499 PINMUX_IPSR_GPSR(IP12_24_23, SSI_SDATA4),
1500 PINMUX_IPSR_MSEL(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
1501 PINMUX_IPSR_MSEL(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
1502 PINMUX_IPSR_GPSR(IP12_24_23, CAN_DEBUGOUT2),
1503 PINMUX_IPSR_MSEL(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
1504 PINMUX_IPSR_MSEL(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
1505 PINMUX_IPSR_MSEL(IP12_27_25, IERX_B, SEL_IEB_1),
1506 PINMUX_IPSR_GPSR(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
1507 PINMUX_IPSR_GPSR(IP12_27_25, QSTH_QHS),
1508 PINMUX_IPSR_GPSR(IP12_27_25, CAN_DEBUGOUT3),
1509 PINMUX_IPSR_MSEL(IP12_30_28, SSI_WS5, SEL_SSI5_0),
1510 PINMUX_IPSR_MSEL(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
1511 PINMUX_IPSR_MSEL(IP12_30_28, IECLK_B, SEL_IEB_1),
1512 PINMUX_IPSR_GPSR(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
1513 PINMUX_IPSR_GPSR(IP12_30_28, QSTB_QHE),
1514 PINMUX_IPSR_GPSR(IP12_30_28, CAN_DEBUGOUT4),
1515
1516 PINMUX_IPSR_MSEL(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
1517 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
1518 PINMUX_IPSR_MSEL(IP13_2_0, IETX_B, SEL_IEB_1),
1519 PINMUX_IPSR_GPSR(IP13_2_0, DU2_DR2),
1520 PINMUX_IPSR_GPSR(IP13_2_0, LCDOUT2),
1521 PINMUX_IPSR_GPSR(IP13_2_0, CAN_DEBUGOUT5),
1522 PINMUX_IPSR_MSEL(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
1523 PINMUX_IPSR_MSEL(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
1524 PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_D, SEL_FM_3),
1525 PINMUX_IPSR_GPSR(IP13_6_3, DU2_DR3),
1526 PINMUX_IPSR_GPSR(IP13_6_3, LCDOUT3),
1527 PINMUX_IPSR_GPSR(IP13_6_3, CAN_DEBUGOUT6),
1528 PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_F, SEL_FM_5),
1529 PINMUX_IPSR_MSEL(IP13_9_7, SSI_WS6, SEL_SSI6_0),
1530 PINMUX_IPSR_MSEL(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
1531 PINMUX_IPSR_MSEL(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
1532 PINMUX_IPSR_GPSR(IP13_9_7, DU2_DR4),
1533 PINMUX_IPSR_GPSR(IP13_9_7, LCDOUT4),
1534 PINMUX_IPSR_GPSR(IP13_9_7, CAN_DEBUGOUT7),
1535 PINMUX_IPSR_MSEL(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
1536 PINMUX_IPSR_MSEL(IP13_12_10, FMIN_D, SEL_FM_3),
1537 PINMUX_IPSR_GPSR(IP13_12_10, DU2_DR5),
1538 PINMUX_IPSR_GPSR(IP13_12_10, LCDOUT5),
1539 PINMUX_IPSR_GPSR(IP13_12_10, CAN_DEBUGOUT8),
1540 PINMUX_IPSR_MSEL(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
1541 PINMUX_IPSR_MSEL(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
1542 PINMUX_IPSR_MSEL(IP13_15_13, SCK1, SEL_SCIF1_0),
1543 PINMUX_IPSR_MSEL(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
1544 PINMUX_IPSR_GPSR(IP13_15_13, DU2_DR6),
1545 PINMUX_IPSR_GPSR(IP13_15_13, LCDOUT6),
1546 PINMUX_IPSR_GPSR(IP13_15_13, CAN_DEBUGOUT9),
1547 PINMUX_IPSR_MSEL(IP13_18_16, SSI_WS78, SEL_SSI7_0),
1548 PINMUX_IPSR_MSEL(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
1549 PINMUX_IPSR_MSEL(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
1550 PINMUX_IPSR_GPSR(IP13_18_16, SCIFA2_CTS_N),
1551 PINMUX_IPSR_GPSR(IP13_18_16, DU2_DR7),
1552 PINMUX_IPSR_GPSR(IP13_18_16, LCDOUT7),
1553 PINMUX_IPSR_GPSR(IP13_18_16, CAN_DEBUGOUT10),
1554 PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
1555 PINMUX_IPSR_MSEL(IP13_22_19, STP_ISD_1, SEL_SSP_0),
1556 PINMUX_IPSR_MSEL(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
1557 PINMUX_IPSR_GPSR(IP13_22_19, SCIFA2_RTS_N),
1558 PINMUX_IPSR_GPSR(IP13_22_19, TCLK2),
1559 PINMUX_IPSR_GPSR(IP13_22_19, QSTVA_QVS),
1560 PINMUX_IPSR_GPSR(IP13_22_19, CAN_DEBUGOUT11),
1561 PINMUX_IPSR_MSEL(IP13_22_19, BPFCLK_E, SEL_FM_4),
1562 PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
1563 PINMUX_IPSR_MSEL(IP13_22_19, FMIN_G, SEL_FM_6),
1564 PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
1565 PINMUX_IPSR_MSEL(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
1566 PINMUX_IPSR_MSEL(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
1567 PINMUX_IPSR_MSEL(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
1568 PINMUX_IPSR_GPSR(IP13_25_23, CAN_DEBUGOUT12),
1569 PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
1570 PINMUX_IPSR_GPSR(IP13_28_26, SSI_SDATA9),
1571 PINMUX_IPSR_MSEL(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
1572 PINMUX_IPSR_MSEL(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
1573 PINMUX_IPSR_GPSR(IP13_28_26, SSI_WS1),
1574 PINMUX_IPSR_MSEL(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
1575 PINMUX_IPSR_GPSR(IP13_28_26, CAN_DEBUGOUT13),
1576 PINMUX_IPSR_GPSR(IP13_30_29, AUDIO_CLKA),
1577 PINMUX_IPSR_MSEL(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
1578 PINMUX_IPSR_GPSR(IP13_30_29, CAN_DEBUGOUT14),
1579
1580 PINMUX_IPSR_GPSR(IP14_2_0, AUDIO_CLKB),
1581 PINMUX_IPSR_MSEL(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
1582 PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
1583 PINMUX_IPSR_GPSR(IP14_2_0, DVC_MUTE),
1584 PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
1585 PINMUX_IPSR_GPSR(IP14_2_0, CAN_DEBUGOUT15),
1586 PINMUX_IPSR_GPSR(IP14_2_0, REMOCON),
1587 PINMUX_IPSR_MSEL(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
1588 PINMUX_IPSR_MSEL(IP14_5_3, HSCK1, SEL_HSCIF1_0),
1589 PINMUX_IPSR_GPSR(IP14_5_3, SCK0),
1590 PINMUX_IPSR_GPSR(IP14_5_3, MSIOF3_SS2),
1591 PINMUX_IPSR_GPSR(IP14_5_3, DU2_DG2),
1592 PINMUX_IPSR_GPSR(IP14_5_3, LCDOUT10),
1593 PINMUX_IPSR_MSEL(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
1594 PINMUX_IPSR_MSEL(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
1595 PINMUX_IPSR_MSEL(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
1596 PINMUX_IPSR_MSEL(IP14_8_6, HRX1, SEL_HSCIF1_0),
1597 PINMUX_IPSR_MSEL(IP14_8_6, RX0, SEL_SCIF0_0),
1598 PINMUX_IPSR_GPSR(IP14_8_6, DU2_DR0),
1599 PINMUX_IPSR_GPSR(IP14_8_6, LCDOUT0),
1600 PINMUX_IPSR_MSEL(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
1601 PINMUX_IPSR_MSEL(IP14_11_9, HTX1, SEL_HSCIF1_0),
1602 PINMUX_IPSR_MSEL(IP14_11_9, TX0, SEL_SCIF0_0),
1603 PINMUX_IPSR_GPSR(IP14_11_9, DU2_DR1),
1604 PINMUX_IPSR_GPSR(IP14_11_9, LCDOUT1),
1605 PINMUX_IPSR_MSEL(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
1606 PINMUX_IPSR_MSEL(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
1607 PINMUX_IPSR_GPSR(IP14_15_12, CTS0_N),
1608 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
1609 PINMUX_IPSR_GPSR(IP14_15_12, DU2_DG3),
1610 PINMUX_IPSR_GPSR(IP14_15_12, LCDOUT11),
1611 PINMUX_IPSR_GPSR(IP14_15_12, PWM0_B),
1612 PINMUX_IPSR_MSEL(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
1613 PINMUX_IPSR_MSEL(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
1614 PINMUX_IPSR_MSEL(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
1615 PINMUX_IPSR_MSEL(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
1616 PINMUX_IPSR_GPSR(IP14_18_16, RTS0_N),
1617 PINMUX_IPSR_GPSR(IP14_18_16, MSIOF3_SS1),
1618 PINMUX_IPSR_GPSR(IP14_18_16, DU2_DG0),
1619 PINMUX_IPSR_GPSR(IP14_18_16, LCDOUT8),
1620 PINMUX_IPSR_GPSR(IP14_18_16, PWM1_B),
1621 PINMUX_IPSR_MSEL(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
1622 PINMUX_IPSR_MSEL(IP14_21_19, AD_DI, SEL_ADI_0),
1623 PINMUX_IPSR_MSEL(IP14_21_19, RX1, SEL_SCIF1_0),
1624 PINMUX_IPSR_GPSR(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
1625 PINMUX_IPSR_GPSR(IP14_21_19, QCPV_QDE),
1626 PINMUX_IPSR_MSEL(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
1627 PINMUX_IPSR_MSEL(IP14_24_22, AD_DO, SEL_ADI_0),
1628 PINMUX_IPSR_MSEL(IP14_24_22, TX1, SEL_SCIF1_0),
1629 PINMUX_IPSR_GPSR(IP14_24_22, DU2_DG1),
1630 PINMUX_IPSR_GPSR(IP14_24_22, LCDOUT9),
1631 PINMUX_IPSR_MSEL(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
1632 PINMUX_IPSR_MSEL(IP14_27_25, AD_CLK, SEL_ADI_0),
1633 PINMUX_IPSR_GPSR(IP14_27_25, CTS1_N),
1634 PINMUX_IPSR_MSEL(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
1635 PINMUX_IPSR_GPSR(IP14_27_25, DU0_DOTCLKOUT),
1636 PINMUX_IPSR_GPSR(IP14_27_25, QCLK),
1637 PINMUX_IPSR_MSEL(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
1638 PINMUX_IPSR_MSEL(IP14_30_28, AD_NCS_N, SEL_ADI_0),
1639 PINMUX_IPSR_GPSR(IP14_30_28, RTS1_N),
1640 PINMUX_IPSR_MSEL(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
1641 PINMUX_IPSR_GPSR(IP14_30_28, DU1_DOTCLKOUT),
1642 PINMUX_IPSR_GPSR(IP14_30_28, QSTVB_QVE),
1643 PINMUX_IPSR_MSEL(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
1644
1645 PINMUX_IPSR_MSEL(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
1646 PINMUX_IPSR_MSEL(IP15_2_0, FMCLK, SEL_FM_0),
1647 PINMUX_IPSR_GPSR(IP15_2_0, SCK2),
1648 PINMUX_IPSR_MSEL(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
1649 PINMUX_IPSR_GPSR(IP15_2_0, DU2_DG7),
1650 PINMUX_IPSR_GPSR(IP15_2_0, LCDOUT15),
1651 PINMUX_IPSR_MSEL(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
1652 PINMUX_IPSR_MSEL(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1653 PINMUX_IPSR_MSEL(IP15_5_3, FMIN, SEL_FM_0),
1654 PINMUX_IPSR_MSEL(IP15_5_3, TX2, SEL_SCIF2_0),
1655 PINMUX_IPSR_GPSR(IP15_5_3, DU2_DB0),
1656 PINMUX_IPSR_GPSR(IP15_5_3, LCDOUT16),
1657 PINMUX_IPSR_MSEL(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
1658 PINMUX_IPSR_MSEL(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
1659 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
1660 PINMUX_IPSR_MSEL(IP15_8_6, BPFCLK, SEL_FM_0),
1661 PINMUX_IPSR_MSEL(IP15_8_6, RX2, SEL_SCIF2_0),
1662 PINMUX_IPSR_GPSR(IP15_8_6, DU2_DB1),
1663 PINMUX_IPSR_GPSR(IP15_8_6, LCDOUT17),
1664 PINMUX_IPSR_MSEL(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
1665 PINMUX_IPSR_MSEL(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
1666 PINMUX_IPSR_GPSR(IP15_11_9, HSCK0),
1667 PINMUX_IPSR_MSEL(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
1668 PINMUX_IPSR_GPSR(IP15_11_9, DU2_DG4),
1669 PINMUX_IPSR_GPSR(IP15_11_9, LCDOUT12),
1670 PINMUX_IPSR_MSEL(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
1671 PINMUX_IPSR_MSEL(IP15_13_12, HRX0, SEL_HSCIF0_0),
1672 PINMUX_IPSR_GPSR(IP15_13_12, DU2_DB2),
1673 PINMUX_IPSR_GPSR(IP15_13_12, LCDOUT18),
1674 PINMUX_IPSR_MSEL(IP15_15_14, HTX0, SEL_HSCIF0_0),
1675 PINMUX_IPSR_GPSR(IP15_15_14, DU2_DB3),
1676 PINMUX_IPSR_GPSR(IP15_15_14, LCDOUT19),
1677 PINMUX_IPSR_MSEL(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
1678 PINMUX_IPSR_GPSR(IP15_17_16, SSI_SCK9),
1679 PINMUX_IPSR_GPSR(IP15_17_16, DU2_DB4),
1680 PINMUX_IPSR_GPSR(IP15_17_16, LCDOUT20),
1681 PINMUX_IPSR_MSEL(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
1682 PINMUX_IPSR_GPSR(IP15_19_18, SSI_WS9),
1683 PINMUX_IPSR_GPSR(IP15_19_18, DU2_DB5),
1684 PINMUX_IPSR_GPSR(IP15_19_18, LCDOUT21),
1685 PINMUX_IPSR_MSEL(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
1686 PINMUX_IPSR_MSEL(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
1687 PINMUX_IPSR_GPSR(IP15_22_20, ADICLK),
1688 PINMUX_IPSR_GPSR(IP15_22_20, DU2_DB6),
1689 PINMUX_IPSR_GPSR(IP15_22_20, LCDOUT22),
1690 PINMUX_IPSR_GPSR(IP15_25_23, MSIOF0_SYNC),
1691 PINMUX_IPSR_MSEL(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
1692 PINMUX_IPSR_GPSR(IP15_25_23, SSI_SCK2),
1693 PINMUX_IPSR_GPSR(IP15_25_23, ADIDATA),
1694 PINMUX_IPSR_GPSR(IP15_25_23, DU2_DB7),
1695 PINMUX_IPSR_GPSR(IP15_25_23, LCDOUT23),
1696 PINMUX_IPSR_MSEL(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
1697 PINMUX_IPSR_MSEL(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
1698 PINMUX_IPSR_GPSR(IP15_27_26, ADICHS0),
1699 PINMUX_IPSR_GPSR(IP15_27_26, DU2_DG5),
1700 PINMUX_IPSR_GPSR(IP15_27_26, LCDOUT13),
1701 PINMUX_IPSR_MSEL(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
1702 PINMUX_IPSR_GPSR(IP15_29_28, ADICHS1),
1703 PINMUX_IPSR_GPSR(IP15_29_28, DU2_DG6),
1704 PINMUX_IPSR_GPSR(IP15_29_28, LCDOUT14),
1705
1706 PINMUX_IPSR_MSEL(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
1707 PINMUX_IPSR_GPSR(IP16_2_0, AUDIO_CLKOUT),
1708 PINMUX_IPSR_GPSR(IP16_2_0, ADICHS2),
1709 PINMUX_IPSR_GPSR(IP16_2_0, DU2_DISP),
1710 PINMUX_IPSR_GPSR(IP16_2_0, QPOLA),
1711 PINMUX_IPSR_MSEL(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
1712 PINMUX_IPSR_MSEL(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
1713 PINMUX_IPSR_MSEL(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
1714 PINMUX_IPSR_MSEL(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
1715 PINMUX_IPSR_GPSR(IP16_5_3, SSI_WS2),
1716 PINMUX_IPSR_GPSR(IP16_5_3, ADICS_SAMP),
1717 PINMUX_IPSR_GPSR(IP16_5_3, DU2_CDE),
1718 PINMUX_IPSR_GPSR(IP16_5_3, QPOLB),
1719 PINMUX_IPSR_MSEL(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
1720 PINMUX_IPSR_GPSR(IP16_6, USB1_PWEN),
1721 PINMUX_IPSR_GPSR(IP16_6, AUDIO_CLKOUT_D),
1722 PINMUX_IPSR_GPSR(IP16_7, USB1_OVC),
1723 PINMUX_IPSR_MSEL(IP16_7, TCLK1_B, SEL_TMU1_1),
1724
1725 PINMUX_DATA(IIC0_SCL_MARK, FN_SEL_IIC0_0),
1726 PINMUX_DATA(IIC0_SDA_MARK, FN_SEL_IIC0_0),
1727 PINMUX_DATA(I2C0_SCL_MARK, FN_SEL_IIC0_1),
1728 PINMUX_DATA(I2C0_SDA_MARK, FN_SEL_IIC0_1),
1729
1730 PINMUX_DATA(IIC3_SCL_MARK, FN_SEL_IICDVFS_0),
1731 PINMUX_DATA(IIC3_SDA_MARK, FN_SEL_IICDVFS_0),
1732 PINMUX_DATA(I2C3_SCL_MARK, FN_SEL_IICDVFS_1),
1733 PINMUX_DATA(I2C3_SDA_MARK, FN_SEL_IICDVFS_1),
1734};
1735
Marek Vasut0e8e9892021-04-26 22:04:11 +02001736/*
1737 * Pins not associated with a GPIO port.
1738 */
1739enum {
1740 GP_ASSIGN_LAST(),
1741 NOGP_ALL(),
1742};
Marek Vasutc40f2d62018-01-17 22:18:59 +01001743
1744static const struct sh_pfc_pin pinmux_pins[] = {
1745 PINMUX_GPIO_GP_ALL(),
Marek Vasut0e8e9892021-04-26 22:04:11 +02001746 PINMUX_NOGP_ALL(),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001747};
1748
1749/* - AUDIO CLOCK ------------------------------------------------------------ */
1750static const unsigned int audio_clk_a_pins[] = {
1751 /* CLK A */
1752 RCAR_GP_PIN(4, 25),
1753};
1754static const unsigned int audio_clk_a_mux[] = {
1755 AUDIO_CLKA_MARK,
1756};
1757static const unsigned int audio_clk_b_pins[] = {
1758 /* CLK B */
1759 RCAR_GP_PIN(4, 26),
1760};
1761static const unsigned int audio_clk_b_mux[] = {
1762 AUDIO_CLKB_MARK,
1763};
1764static const unsigned int audio_clk_c_pins[] = {
1765 /* CLK C */
1766 RCAR_GP_PIN(5, 27),
1767};
1768static const unsigned int audio_clk_c_mux[] = {
1769 AUDIO_CLKC_MARK,
1770};
1771static const unsigned int audio_clkout_pins[] = {
1772 /* CLK OUT */
1773 RCAR_GP_PIN(5, 16),
1774};
1775static const unsigned int audio_clkout_mux[] = {
1776 AUDIO_CLKOUT_MARK,
1777};
1778static const unsigned int audio_clkout_b_pins[] = {
1779 /* CLK OUT B */
1780 RCAR_GP_PIN(0, 23),
1781};
1782static const unsigned int audio_clkout_b_mux[] = {
1783 AUDIO_CLKOUT_B_MARK,
1784};
1785static const unsigned int audio_clkout_c_pins[] = {
1786 /* CLK OUT C */
1787 RCAR_GP_PIN(5, 27),
1788};
1789static const unsigned int audio_clkout_c_mux[] = {
1790 AUDIO_CLKOUT_C_MARK,
1791};
1792static const unsigned int audio_clkout_d_pins[] = {
1793 /* CLK OUT D */
1794 RCAR_GP_PIN(5, 20),
1795};
1796static const unsigned int audio_clkout_d_mux[] = {
1797 AUDIO_CLKOUT_D_MARK,
1798};
1799/* - AVB -------------------------------------------------------------------- */
1800static const unsigned int avb_link_pins[] = {
1801 RCAR_GP_PIN(3, 11),
1802};
1803static const unsigned int avb_link_mux[] = {
1804 AVB_LINK_MARK,
1805};
1806static const unsigned int avb_magic_pins[] = {
1807 RCAR_GP_PIN(2, 14),
1808};
1809static const unsigned int avb_magic_mux[] = {
1810 AVB_MAGIC_MARK,
1811};
1812static const unsigned int avb_phy_int_pins[] = {
1813 RCAR_GP_PIN(2, 15),
1814};
1815static const unsigned int avb_phy_int_mux[] = {
1816 AVB_PHY_INT_MARK,
1817};
1818static const unsigned int avb_mdio_pins[] = {
1819 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
1820};
1821static const unsigned int avb_mdio_mux[] = {
1822 AVB_MDC_MARK, AVB_MDIO_MARK,
1823};
1824static const unsigned int avb_mii_pins[] = {
1825 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1826 RCAR_GP_PIN(0, 11),
1827
1828 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1829 RCAR_GP_PIN(2, 2),
1830
1831 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
Marek Vasuteb900d12018-06-10 16:05:18 +02001832 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1833 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 12),
Marek Vasutc40f2d62018-01-17 22:18:59 +01001834};
1835static const unsigned int avb_mii_mux[] = {
1836 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1837 AVB_TXD3_MARK,
1838
1839 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1840 AVB_RXD3_MARK,
1841
1842 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
Marek Vasuteb900d12018-06-10 16:05:18 +02001843 AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1844 AVB_TX_CLK_MARK, AVB_COL_MARK,
Marek Vasutc40f2d62018-01-17 22:18:59 +01001845};
1846static const unsigned int avb_gmii_pins[] = {
1847 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1848 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1849 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
1850
1851 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1852 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
1853 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
1854
1855 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1856 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 16),
1857 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
1858 RCAR_GP_PIN(3, 12),
1859};
1860static const unsigned int avb_gmii_mux[] = {
1861 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1862 AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1863 AVB_TXD6_MARK, AVB_TXD7_MARK,
1864
1865 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1866 AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1867 AVB_RXD6_MARK, AVB_RXD7_MARK,
1868
1869 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1870 AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1871 AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1872 AVB_COL_MARK,
1873};
Marek Vasut0e8e9892021-04-26 22:04:11 +02001874/* - CAN0 ----------------------------------------------------------------- */
1875static const unsigned int can0_data_pins[] = {
1876 /* CAN0 RX */
1877 RCAR_GP_PIN(1, 17),
1878 /* CAN0 TX */
1879 RCAR_GP_PIN(1, 19),
1880};
1881static const unsigned int can0_data_mux[] = {
1882 CAN0_RX_MARK,
1883 CAN0_TX_MARK,
1884};
1885static const unsigned int can0_data_b_pins[] = {
1886 /* CAN0 RXB */
1887 RCAR_GP_PIN(4, 5),
1888 /* CAN0 TXB */
1889 RCAR_GP_PIN(4, 4),
1890};
1891static const unsigned int can0_data_b_mux[] = {
1892 CAN0_RX_B_MARK,
1893 CAN0_TX_B_MARK,
1894};
1895static const unsigned int can0_data_c_pins[] = {
1896 /* CAN0 RXC */
1897 RCAR_GP_PIN(4, 26),
1898 /* CAN0 TXC */
1899 RCAR_GP_PIN(4, 23),
1900};
1901static const unsigned int can0_data_c_mux[] = {
1902 CAN0_RX_C_MARK,
1903 CAN0_TX_C_MARK,
1904};
1905static const unsigned int can0_data_d_pins[] = {
1906 /* CAN0 RXD */
1907 RCAR_GP_PIN(4, 26),
1908 /* CAN0 TXD */
1909 RCAR_GP_PIN(4, 18),
1910};
1911static const unsigned int can0_data_d_mux[] = {
1912 CAN0_RX_D_MARK,
1913 CAN0_TX_D_MARK,
1914};
1915/* - CAN1 ----------------------------------------------------------------- */
1916static const unsigned int can1_data_pins[] = {
1917 /* CAN1 RX */
1918 RCAR_GP_PIN(1, 22),
1919 /* CAN1 TX */
1920 RCAR_GP_PIN(1, 18),
1921};
1922static const unsigned int can1_data_mux[] = {
1923 CAN1_RX_MARK,
1924 CAN1_TX_MARK,
1925};
1926static const unsigned int can1_data_b_pins[] = {
1927 /* CAN1 RXB */
1928 RCAR_GP_PIN(4, 7),
1929 /* CAN1 TXB */
1930 RCAR_GP_PIN(4, 6),
1931};
1932static const unsigned int can1_data_b_mux[] = {
1933 CAN1_RX_B_MARK,
1934 CAN1_TX_B_MARK,
1935};
1936/* - CAN Clock -------------------------------------------------------------- */
1937static const unsigned int can_clk_pins[] = {
1938 /* CLK */
1939 RCAR_GP_PIN(1, 21),
1940};
1941
1942static const unsigned int can_clk_mux[] = {
1943 CAN_CLK_MARK,
1944};
1945
1946static const unsigned int can_clk_b_pins[] = {
1947 /* CLK */
1948 RCAR_GP_PIN(4, 3),
1949};
1950
1951static const unsigned int can_clk_b_mux[] = {
1952 CAN_CLK_B_MARK,
1953};
Marek Vasutc40f2d62018-01-17 22:18:59 +01001954/* - DU RGB ----------------------------------------------------------------- */
1955static const unsigned int du_rgb666_pins[] = {
1956 /* R[7:2], G[7:2], B[7:2] */
1957 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
1958 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1959 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
1960 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
1961 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
1962 RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
1963};
1964static const unsigned int du_rgb666_mux[] = {
1965 DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
1966 DU2_DR3_MARK, DU2_DR2_MARK,
1967 DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
1968 DU2_DG3_MARK, DU2_DG2_MARK,
1969 DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
1970 DU2_DB3_MARK, DU2_DB2_MARK,
1971};
1972static const unsigned int du_rgb888_pins[] = {
1973 /* R[7:0], G[7:0], B[7:0] */
1974 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
1975 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1976 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 28), RCAR_GP_PIN(5, 4),
1977 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 7),
1978 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27), RCAR_GP_PIN(5, 1),
1979 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12),
1980 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),
1981 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
1982};
1983static const unsigned int du_rgb888_mux[] = {
1984 DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
1985 DU2_DR3_MARK, DU2_DR2_MARK, DU2_DR1_MARK, DU2_DR0_MARK,
1986 DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
1987 DU2_DG3_MARK, DU2_DG2_MARK, DU2_DG1_MARK, DU2_DG0_MARK,
1988 DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
1989 DU2_DB3_MARK, DU2_DB2_MARK, DU2_DB1_MARK, DU2_DB0_MARK,
1990};
1991static const unsigned int du_clk_out_0_pins[] = {
1992 /* CLKOUT */
1993 RCAR_GP_PIN(5, 2),
1994};
1995static const unsigned int du_clk_out_0_mux[] = {
1996 DU0_DOTCLKOUT_MARK
1997};
1998static const unsigned int du_clk_out_1_pins[] = {
1999 /* CLKOUT */
2000 RCAR_GP_PIN(5, 3),
2001};
2002static const unsigned int du_clk_out_1_mux[] = {
2003 DU1_DOTCLKOUT_MARK
2004};
2005static const unsigned int du_sync_0_pins[] = {
2006 /* VSYNC, HSYNC, DISP */
2007 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 0),
2008};
2009static const unsigned int du_sync_0_mux[] = {
2010 DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
2011 DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
2012};
2013static const unsigned int du_sync_1_pins[] = {
2014 /* VSYNC, HSYNC, DISP */
2015 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 16),
2016};
2017static const unsigned int du_sync_1_mux[] = {
2018 DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
2019 DU2_DISP_MARK
2020};
2021static const unsigned int du_cde_pins[] = {
2022 /* CDE */
2023 RCAR_GP_PIN(5, 17),
2024};
2025static const unsigned int du_cde_mux[] = {
2026 DU2_CDE_MARK,
2027};
2028/* - DU0 -------------------------------------------------------------------- */
2029static const unsigned int du0_clk_in_pins[] = {
2030 /* CLKIN */
2031 RCAR_GP_PIN(5, 26),
2032};
2033static const unsigned int du0_clk_in_mux[] = {
2034 DU_DOTCLKIN0_MARK
2035};
2036/* - DU1 -------------------------------------------------------------------- */
2037static const unsigned int du1_clk_in_pins[] = {
2038 /* CLKIN */
2039 RCAR_GP_PIN(5, 27),
2040};
2041static const unsigned int du1_clk_in_mux[] = {
2042 DU_DOTCLKIN1_MARK,
2043};
2044/* - DU2 -------------------------------------------------------------------- */
2045static const unsigned int du2_clk_in_pins[] = {
2046 /* CLKIN */
2047 RCAR_GP_PIN(5, 28),
2048};
2049static const unsigned int du2_clk_in_mux[] = {
2050 DU_DOTCLKIN2_MARK,
2051};
2052/* - ETH -------------------------------------------------------------------- */
2053static const unsigned int eth_link_pins[] = {
2054 /* LINK */
2055 RCAR_GP_PIN(2, 22),
2056};
2057static const unsigned int eth_link_mux[] = {
2058 ETH_LINK_MARK,
2059};
2060static const unsigned int eth_magic_pins[] = {
2061 /* MAGIC */
2062 RCAR_GP_PIN(2, 27),
2063};
2064static const unsigned int eth_magic_mux[] = {
2065 ETH_MAGIC_MARK,
2066};
2067static const unsigned int eth_mdio_pins[] = {
2068 /* MDC, MDIO */
2069 RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
2070};
2071static const unsigned int eth_mdio_mux[] = {
2072 ETH_MDC_MARK, ETH_MDIO_MARK,
2073};
2074static const unsigned int eth_rmii_pins[] = {
2075 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2076 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
2077 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
2078 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
2079};
2080static const unsigned int eth_rmii_mux[] = {
2081 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2082 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
2083};
2084/* - HSCIF0 ----------------------------------------------------------------- */
2085static const unsigned int hscif0_data_pins[] = {
2086 /* RX, TX */
2087 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
2088};
2089static const unsigned int hscif0_data_mux[] = {
2090 HRX0_MARK, HTX0_MARK,
2091};
2092static const unsigned int hscif0_clk_pins[] = {
2093 /* SCK */
2094 RCAR_GP_PIN(5, 7),
2095};
2096static const unsigned int hscif0_clk_mux[] = {
2097 HSCK0_MARK,
2098};
2099static const unsigned int hscif0_ctrl_pins[] = {
2100 /* RTS, CTS */
2101 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2102};
2103static const unsigned int hscif0_ctrl_mux[] = {
2104 HRTS0_N_MARK, HCTS0_N_MARK,
2105};
2106static const unsigned int hscif0_data_b_pins[] = {
2107 /* RX, TX */
2108 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
2109};
2110static const unsigned int hscif0_data_b_mux[] = {
2111 HRX0_B_MARK, HTX0_B_MARK,
2112};
2113static const unsigned int hscif0_ctrl_b_pins[] = {
2114 /* RTS, CTS */
2115 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
2116};
2117static const unsigned int hscif0_ctrl_b_mux[] = {
2118 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2119};
2120static const unsigned int hscif0_data_c_pins[] = {
2121 /* RX, TX */
2122 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
2123};
2124static const unsigned int hscif0_data_c_mux[] = {
2125 HRX0_C_MARK, HTX0_C_MARK,
2126};
2127static const unsigned int hscif0_ctrl_c_pins[] = {
2128 /* RTS, CTS */
2129 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
2130};
2131static const unsigned int hscif0_ctrl_c_mux[] = {
2132 HRTS0_N_C_MARK, HCTS0_N_C_MARK,
2133};
2134static const unsigned int hscif0_data_d_pins[] = {
2135 /* RX, TX */
2136 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2137};
2138static const unsigned int hscif0_data_d_mux[] = {
2139 HRX0_D_MARK, HTX0_D_MARK,
2140};
2141static const unsigned int hscif0_ctrl_d_pins[] = {
2142 /* RTS, CTS */
2143 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
2144};
2145static const unsigned int hscif0_ctrl_d_mux[] = {
2146 HRTS0_N_D_MARK, HCTS0_N_D_MARK,
2147};
2148static const unsigned int hscif0_data_e_pins[] = {
2149 /* RX, TX */
2150 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2151};
2152static const unsigned int hscif0_data_e_mux[] = {
2153 HRX0_E_MARK, HTX0_E_MARK,
2154};
2155static const unsigned int hscif0_ctrl_e_pins[] = {
2156 /* RTS, CTS */
2157 RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
2158};
2159static const unsigned int hscif0_ctrl_e_mux[] = {
2160 HRTS0_N_E_MARK, HCTS0_N_E_MARK,
2161};
2162static const unsigned int hscif0_data_f_pins[] = {
2163 /* RX, TX */
2164 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
2165};
2166static const unsigned int hscif0_data_f_mux[] = {
2167 HRX0_F_MARK, HTX0_F_MARK,
2168};
2169static const unsigned int hscif0_ctrl_f_pins[] = {
2170 /* RTS, CTS */
2171 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
2172};
2173static const unsigned int hscif0_ctrl_f_mux[] = {
2174 HRTS0_N_F_MARK, HCTS0_N_F_MARK,
2175};
2176/* - HSCIF1 ----------------------------------------------------------------- */
2177static const unsigned int hscif1_data_pins[] = {
2178 /* RX, TX */
2179 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2180};
2181static const unsigned int hscif1_data_mux[] = {
2182 HRX1_MARK, HTX1_MARK,
2183};
2184static const unsigned int hscif1_clk_pins[] = {
2185 /* SCK */
2186 RCAR_GP_PIN(4, 27),
2187};
2188static const unsigned int hscif1_clk_mux[] = {
2189 HSCK1_MARK,
2190};
2191static const unsigned int hscif1_ctrl_pins[] = {
2192 /* RTS, CTS */
2193 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2194};
2195static const unsigned int hscif1_ctrl_mux[] = {
2196 HRTS1_N_MARK, HCTS1_N_MARK,
2197};
2198static const unsigned int hscif1_data_b_pins[] = {
2199 /* RX, TX */
2200 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
2201};
2202static const unsigned int hscif1_data_b_mux[] = {
2203 HRX1_B_MARK, HTX1_B_MARK,
2204};
2205static const unsigned int hscif1_clk_b_pins[] = {
2206 /* SCK */
2207 RCAR_GP_PIN(1, 28),
2208};
2209static const unsigned int hscif1_clk_b_mux[] = {
2210 HSCK1_B_MARK,
2211};
2212static const unsigned int hscif1_ctrl_b_pins[] = {
2213 /* RTS, CTS */
2214 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2215};
2216static const unsigned int hscif1_ctrl_b_mux[] = {
2217 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2218};
2219/* - I2C0 ------------------------------------------------------------------- */
2220static const unsigned int i2c0_pins[] = {
2221 /* SCL, SDA */
Marek Vasut0e8e9892021-04-26 22:04:11 +02002222 PIN_IIC0_SCL, PIN_IIC0_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002223};
2224static const unsigned int i2c0_mux[] = {
2225 I2C0_SCL_MARK, I2C0_SDA_MARK,
2226};
2227/* - I2C1 ------------------------------------------------------------------- */
2228static const unsigned int i2c1_pins[] = {
2229 /* SCL, SDA */
2230 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2231};
2232static const unsigned int i2c1_mux[] = {
2233 I2C1_SCL_MARK, I2C1_SDA_MARK,
2234};
2235static const unsigned int i2c1_b_pins[] = {
2236 /* SCL, SDA */
2237 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2238};
2239static const unsigned int i2c1_b_mux[] = {
2240 I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2241};
2242static const unsigned int i2c1_c_pins[] = {
2243 /* SCL, SDA */
2244 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
2245};
2246static const unsigned int i2c1_c_mux[] = {
2247 I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2248};
2249/* - I2C2 ------------------------------------------------------------------- */
2250static const unsigned int i2c2_pins[] = {
2251 /* SCL, SDA */
2252 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2253};
2254static const unsigned int i2c2_mux[] = {
2255 I2C2_SCL_MARK, I2C2_SDA_MARK,
2256};
2257static const unsigned int i2c2_b_pins[] = {
2258 /* SCL, SDA */
2259 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2260};
2261static const unsigned int i2c2_b_mux[] = {
2262 I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2263};
2264static const unsigned int i2c2_c_pins[] = {
2265 /* SCL, SDA */
2266 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
2267};
2268static const unsigned int i2c2_c_mux[] = {
2269 I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2270};
2271static const unsigned int i2c2_d_pins[] = {
2272 /* SCL, SDA */
2273 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2274};
2275static const unsigned int i2c2_d_mux[] = {
2276 I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2277};
2278static const unsigned int i2c2_e_pins[] = {
2279 /* SCL, SDA */
2280 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
2281};
2282static const unsigned int i2c2_e_mux[] = {
2283 I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
2284};
2285/* - I2C3 ------------------------------------------------------------------- */
2286static const unsigned int i2c3_pins[] = {
2287 /* SCL, SDA */
Marek Vasut0e8e9892021-04-26 22:04:11 +02002288 PIN_IIC3_SCL, PIN_IIC3_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002289};
2290static const unsigned int i2c3_mux[] = {
2291 I2C3_SCL_MARK, I2C3_SDA_MARK,
2292};
2293/* - IIC0 (I2C4) ------------------------------------------------------------ */
2294static const unsigned int iic0_pins[] = {
2295 /* SCL, SDA */
Marek Vasut0e8e9892021-04-26 22:04:11 +02002296 PIN_IIC0_SCL, PIN_IIC0_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002297};
2298static const unsigned int iic0_mux[] = {
2299 IIC0_SCL_MARK, IIC0_SDA_MARK,
2300};
2301/* - IIC1 (I2C5) ------------------------------------------------------------ */
2302static const unsigned int iic1_pins[] = {
2303 /* SCL, SDA */
2304 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2305};
2306static const unsigned int iic1_mux[] = {
2307 IIC1_SCL_MARK, IIC1_SDA_MARK,
2308};
2309static const unsigned int iic1_b_pins[] = {
2310 /* SCL, SDA */
2311 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2312};
2313static const unsigned int iic1_b_mux[] = {
2314 IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2315};
2316static const unsigned int iic1_c_pins[] = {
2317 /* SCL, SDA */
2318 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
2319};
2320static const unsigned int iic1_c_mux[] = {
2321 IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2322};
2323/* - IIC2 (I2C6) ------------------------------------------------------------ */
2324static const unsigned int iic2_pins[] = {
2325 /* SCL, SDA */
2326 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2327};
2328static const unsigned int iic2_mux[] = {
2329 IIC2_SCL_MARK, IIC2_SDA_MARK,
2330};
2331static const unsigned int iic2_b_pins[] = {
2332 /* SCL, SDA */
2333 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2334};
2335static const unsigned int iic2_b_mux[] = {
2336 IIC2_SCL_B_MARK, IIC2_SDA_B_MARK,
2337};
2338static const unsigned int iic2_c_pins[] = {
2339 /* SCL, SDA */
2340 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
2341};
2342static const unsigned int iic2_c_mux[] = {
2343 IIC2_SCL_C_MARK, IIC2_SDA_C_MARK,
2344};
2345static const unsigned int iic2_d_pins[] = {
2346 /* SCL, SDA */
2347 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2348};
2349static const unsigned int iic2_d_mux[] = {
2350 IIC2_SCL_D_MARK, IIC2_SDA_D_MARK,
2351};
2352static const unsigned int iic2_e_pins[] = {
2353 /* SCL, SDA */
2354 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
2355};
2356static const unsigned int iic2_e_mux[] = {
2357 IIC2_SCL_E_MARK, IIC2_SDA_E_MARK,
2358};
2359/* - IIC3 (I2C7) ------------------------------------------------------------ */
2360static const unsigned int iic3_pins[] = {
Marek Vasut0e8e9892021-04-26 22:04:11 +02002361 /* SCL, SDA */
2362 PIN_IIC3_SCL, PIN_IIC3_SDA,
Marek Vasutc40f2d62018-01-17 22:18:59 +01002363};
2364static const unsigned int iic3_mux[] = {
2365 IIC3_SCL_MARK, IIC3_SDA_MARK,
2366};
2367/* - INTC ------------------------------------------------------------------- */
2368static const unsigned int intc_irq0_pins[] = {
2369 /* IRQ */
2370 RCAR_GP_PIN(1, 25),
2371};
2372static const unsigned int intc_irq0_mux[] = {
2373 IRQ0_MARK,
2374};
2375static const unsigned int intc_irq1_pins[] = {
2376 /* IRQ */
2377 RCAR_GP_PIN(1, 27),
2378};
2379static const unsigned int intc_irq1_mux[] = {
2380 IRQ1_MARK,
2381};
2382static const unsigned int intc_irq2_pins[] = {
2383 /* IRQ */
2384 RCAR_GP_PIN(1, 29),
2385};
2386static const unsigned int intc_irq2_mux[] = {
2387 IRQ2_MARK,
2388};
2389static const unsigned int intc_irq3_pins[] = {
2390 /* IRQ */
2391 RCAR_GP_PIN(1, 23),
2392};
2393static const unsigned int intc_irq3_mux[] = {
2394 IRQ3_MARK,
2395};
Marek Vasut0e8e9892021-04-26 22:04:11 +02002396
2397#ifdef CONFIG_PINCTRL_PFC_R8A7790
Marek Vasutc40f2d62018-01-17 22:18:59 +01002398/* - MLB+ ------------------------------------------------------------------- */
2399static const unsigned int mlb_3pin_pins[] = {
2400 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2401};
2402static const unsigned int mlb_3pin_mux[] = {
2403 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2404};
Marek Vasut0e8e9892021-04-26 22:04:11 +02002405#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
2406
Marek Vasutc40f2d62018-01-17 22:18:59 +01002407/* - MMCIF0 ----------------------------------------------------------------- */
2408static const unsigned int mmc0_data1_pins[] = {
2409 /* D[0] */
2410 RCAR_GP_PIN(3, 18),
2411};
2412static const unsigned int mmc0_data1_mux[] = {
2413 MMC0_D0_MARK,
2414};
2415static const unsigned int mmc0_data4_pins[] = {
2416 /* D[0:3] */
2417 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2418 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2419};
2420static const unsigned int mmc0_data4_mux[] = {
2421 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
2422};
2423static const unsigned int mmc0_data8_pins[] = {
2424 /* D[0:7] */
2425 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2426 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2427 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2428 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2429};
2430static const unsigned int mmc0_data8_mux[] = {
2431 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
2432 MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
2433};
2434static const unsigned int mmc0_ctrl_pins[] = {
2435 /* CLK, CMD */
2436 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
2437};
2438static const unsigned int mmc0_ctrl_mux[] = {
2439 MMC0_CLK_MARK, MMC0_CMD_MARK,
2440};
2441/* - MMCIF1 ----------------------------------------------------------------- */
2442static const unsigned int mmc1_data1_pins[] = {
2443 /* D[0] */
2444 RCAR_GP_PIN(3, 26),
2445};
2446static const unsigned int mmc1_data1_mux[] = {
2447 MMC1_D0_MARK,
2448};
2449static const unsigned int mmc1_data4_pins[] = {
2450 /* D[0:3] */
2451 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2452 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2453};
2454static const unsigned int mmc1_data4_mux[] = {
2455 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
2456};
2457static const unsigned int mmc1_data8_pins[] = {
2458 /* D[0:7] */
2459 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2460 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2461 RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
2462 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2463};
2464static const unsigned int mmc1_data8_mux[] = {
2465 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
2466 MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
2467};
2468static const unsigned int mmc1_ctrl_pins[] = {
2469 /* CLK, CMD */
2470 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
2471};
2472static const unsigned int mmc1_ctrl_mux[] = {
2473 MMC1_CLK_MARK, MMC1_CMD_MARK,
2474};
2475/* - MSIOF0 ----------------------------------------------------------------- */
2476static const unsigned int msiof0_clk_pins[] = {
2477 /* SCK */
2478 RCAR_GP_PIN(5, 12),
2479};
2480static const unsigned int msiof0_clk_mux[] = {
2481 MSIOF0_SCK_MARK,
2482};
2483static const unsigned int msiof0_sync_pins[] = {
2484 /* SYNC */
2485 RCAR_GP_PIN(5, 13),
2486};
2487static const unsigned int msiof0_sync_mux[] = {
2488 MSIOF0_SYNC_MARK,
2489};
2490static const unsigned int msiof0_ss1_pins[] = {
2491 /* SS1 */
2492 RCAR_GP_PIN(5, 14),
2493};
2494static const unsigned int msiof0_ss1_mux[] = {
2495 MSIOF0_SS1_MARK,
2496};
2497static const unsigned int msiof0_ss2_pins[] = {
2498 /* SS2 */
2499 RCAR_GP_PIN(5, 16),
2500};
2501static const unsigned int msiof0_ss2_mux[] = {
2502 MSIOF0_SS2_MARK,
2503};
2504static const unsigned int msiof0_rx_pins[] = {
2505 /* RXD */
2506 RCAR_GP_PIN(5, 17),
2507};
2508static const unsigned int msiof0_rx_mux[] = {
2509 MSIOF0_RXD_MARK,
2510};
2511static const unsigned int msiof0_tx_pins[] = {
2512 /* TXD */
2513 RCAR_GP_PIN(5, 15),
2514};
2515static const unsigned int msiof0_tx_mux[] = {
2516 MSIOF0_TXD_MARK,
2517};
2518
2519static const unsigned int msiof0_clk_b_pins[] = {
2520 /* SCK */
2521 RCAR_GP_PIN(1, 23),
2522};
2523static const unsigned int msiof0_clk_b_mux[] = {
2524 MSIOF0_SCK_B_MARK,
2525};
2526static const unsigned int msiof0_ss1_b_pins[] = {
2527 /* SS1 */
2528 RCAR_GP_PIN(1, 12),
2529};
2530static const unsigned int msiof0_ss1_b_mux[] = {
2531 MSIOF0_SS1_B_MARK,
2532};
2533static const unsigned int msiof0_ss2_b_pins[] = {
2534 /* SS2 */
2535 RCAR_GP_PIN(1, 10),
2536};
2537static const unsigned int msiof0_ss2_b_mux[] = {
2538 MSIOF0_SS2_B_MARK,
2539};
2540static const unsigned int msiof0_rx_b_pins[] = {
2541 /* RXD */
2542 RCAR_GP_PIN(1, 29),
2543};
2544static const unsigned int msiof0_rx_b_mux[] = {
2545 MSIOF0_RXD_B_MARK,
2546};
2547static const unsigned int msiof0_tx_b_pins[] = {
2548 /* TXD */
2549 RCAR_GP_PIN(1, 28),
2550};
2551static const unsigned int msiof0_tx_b_mux[] = {
2552 MSIOF0_TXD_B_MARK,
2553};
2554/* - MSIOF1 ----------------------------------------------------------------- */
2555static const unsigned int msiof1_clk_pins[] = {
2556 /* SCK */
2557 RCAR_GP_PIN(4, 8),
2558};
2559static const unsigned int msiof1_clk_mux[] = {
2560 MSIOF1_SCK_MARK,
2561};
2562static const unsigned int msiof1_sync_pins[] = {
2563 /* SYNC */
2564 RCAR_GP_PIN(4, 9),
2565};
2566static const unsigned int msiof1_sync_mux[] = {
2567 MSIOF1_SYNC_MARK,
2568};
2569static const unsigned int msiof1_ss1_pins[] = {
2570 /* SS1 */
2571 RCAR_GP_PIN(4, 10),
2572};
2573static const unsigned int msiof1_ss1_mux[] = {
2574 MSIOF1_SS1_MARK,
2575};
2576static const unsigned int msiof1_ss2_pins[] = {
2577 /* SS2 */
2578 RCAR_GP_PIN(4, 11),
2579};
2580static const unsigned int msiof1_ss2_mux[] = {
2581 MSIOF1_SS2_MARK,
2582};
2583static const unsigned int msiof1_rx_pins[] = {
2584 /* RXD */
2585 RCAR_GP_PIN(4, 13),
2586};
2587static const unsigned int msiof1_rx_mux[] = {
2588 MSIOF1_RXD_MARK,
2589};
2590static const unsigned int msiof1_tx_pins[] = {
2591 /* TXD */
2592 RCAR_GP_PIN(4, 12),
2593};
2594static const unsigned int msiof1_tx_mux[] = {
2595 MSIOF1_TXD_MARK,
2596};
2597
2598static const unsigned int msiof1_clk_b_pins[] = {
2599 /* SCK */
2600 RCAR_GP_PIN(1, 16),
2601};
2602static const unsigned int msiof1_clk_b_mux[] = {
2603 MSIOF1_SCK_B_MARK,
2604};
2605static const unsigned int msiof1_ss1_b_pins[] = {
2606 /* SS1 */
2607 RCAR_GP_PIN(0, 18),
2608};
2609static const unsigned int msiof1_ss1_b_mux[] = {
2610 MSIOF1_SS1_B_MARK,
2611};
2612static const unsigned int msiof1_ss2_b_pins[] = {
2613 /* SS2 */
2614 RCAR_GP_PIN(0, 19),
2615};
2616static const unsigned int msiof1_ss2_b_mux[] = {
2617 MSIOF1_SS2_B_MARK,
2618};
2619static const unsigned int msiof1_rx_b_pins[] = {
2620 /* RXD */
2621 RCAR_GP_PIN(1, 17),
2622};
2623static const unsigned int msiof1_rx_b_mux[] = {
2624 MSIOF1_RXD_B_MARK,
2625};
2626static const unsigned int msiof1_tx_b_pins[] = {
2627 /* TXD */
2628 RCAR_GP_PIN(0, 20),
2629};
2630static const unsigned int msiof1_tx_b_mux[] = {
2631 MSIOF1_TXD_B_MARK,
2632};
2633/* - MSIOF2 ----------------------------------------------------------------- */
2634static const unsigned int msiof2_clk_pins[] = {
2635 /* SCK */
2636 RCAR_GP_PIN(0, 27),
2637};
2638static const unsigned int msiof2_clk_mux[] = {
2639 MSIOF2_SCK_MARK,
2640};
2641static const unsigned int msiof2_sync_pins[] = {
2642 /* SYNC */
2643 RCAR_GP_PIN(0, 26),
2644};
2645static const unsigned int msiof2_sync_mux[] = {
2646 MSIOF2_SYNC_MARK,
2647};
2648static const unsigned int msiof2_ss1_pins[] = {
2649 /* SS1 */
2650 RCAR_GP_PIN(0, 30),
2651};
2652static const unsigned int msiof2_ss1_mux[] = {
2653 MSIOF2_SS1_MARK,
2654};
2655static const unsigned int msiof2_ss2_pins[] = {
2656 /* SS2 */
2657 RCAR_GP_PIN(0, 31),
2658};
2659static const unsigned int msiof2_ss2_mux[] = {
2660 MSIOF2_SS2_MARK,
2661};
2662static const unsigned int msiof2_rx_pins[] = {
2663 /* RXD */
2664 RCAR_GP_PIN(0, 29),
2665};
2666static const unsigned int msiof2_rx_mux[] = {
2667 MSIOF2_RXD_MARK,
2668};
2669static const unsigned int msiof2_tx_pins[] = {
2670 /* TXD */
2671 RCAR_GP_PIN(0, 28),
2672};
2673static const unsigned int msiof2_tx_mux[] = {
2674 MSIOF2_TXD_MARK,
2675};
2676/* - MSIOF3 ----------------------------------------------------------------- */
2677static const unsigned int msiof3_clk_pins[] = {
2678 /* SCK */
2679 RCAR_GP_PIN(5, 4),
2680};
2681static const unsigned int msiof3_clk_mux[] = {
2682 MSIOF3_SCK_MARK,
2683};
2684static const unsigned int msiof3_sync_pins[] = {
2685 /* SYNC */
2686 RCAR_GP_PIN(4, 30),
2687};
2688static const unsigned int msiof3_sync_mux[] = {
2689 MSIOF3_SYNC_MARK,
2690};
2691static const unsigned int msiof3_ss1_pins[] = {
2692 /* SS1 */
2693 RCAR_GP_PIN(4, 31),
2694};
2695static const unsigned int msiof3_ss1_mux[] = {
2696 MSIOF3_SS1_MARK,
2697};
2698static const unsigned int msiof3_ss2_pins[] = {
2699 /* SS2 */
2700 RCAR_GP_PIN(4, 27),
2701};
2702static const unsigned int msiof3_ss2_mux[] = {
2703 MSIOF3_SS2_MARK,
2704};
2705static const unsigned int msiof3_rx_pins[] = {
2706 /* RXD */
2707 RCAR_GP_PIN(5, 2),
2708};
2709static const unsigned int msiof3_rx_mux[] = {
2710 MSIOF3_RXD_MARK,
2711};
2712static const unsigned int msiof3_tx_pins[] = {
2713 /* TXD */
2714 RCAR_GP_PIN(5, 3),
2715};
2716static const unsigned int msiof3_tx_mux[] = {
2717 MSIOF3_TXD_MARK,
2718};
2719
2720static const unsigned int msiof3_clk_b_pins[] = {
2721 /* SCK */
2722 RCAR_GP_PIN(0, 0),
2723};
2724static const unsigned int msiof3_clk_b_mux[] = {
2725 MSIOF3_SCK_B_MARK,
2726};
2727static const unsigned int msiof3_sync_b_pins[] = {
2728 /* SYNC */
2729 RCAR_GP_PIN(0, 1),
2730};
2731static const unsigned int msiof3_sync_b_mux[] = {
2732 MSIOF3_SYNC_B_MARK,
2733};
2734static const unsigned int msiof3_rx_b_pins[] = {
2735 /* RXD */
2736 RCAR_GP_PIN(0, 2),
2737};
2738static const unsigned int msiof3_rx_b_mux[] = {
2739 MSIOF3_RXD_B_MARK,
2740};
2741static const unsigned int msiof3_tx_b_pins[] = {
2742 /* TXD */
2743 RCAR_GP_PIN(0, 3),
2744};
2745static const unsigned int msiof3_tx_b_mux[] = {
2746 MSIOF3_TXD_B_MARK,
2747};
2748/* - PWM -------------------------------------------------------------------- */
2749static const unsigned int pwm0_pins[] = {
2750 RCAR_GP_PIN(5, 29),
2751};
2752static const unsigned int pwm0_mux[] = {
2753 PWM0_MARK,
2754};
2755static const unsigned int pwm0_b_pins[] = {
2756 RCAR_GP_PIN(4, 30),
2757};
2758static const unsigned int pwm0_b_mux[] = {
2759 PWM0_B_MARK,
2760};
2761static const unsigned int pwm1_pins[] = {
2762 RCAR_GP_PIN(5, 30),
2763};
2764static const unsigned int pwm1_mux[] = {
2765 PWM1_MARK,
2766};
2767static const unsigned int pwm1_b_pins[] = {
2768 RCAR_GP_PIN(4, 31),
2769};
2770static const unsigned int pwm1_b_mux[] = {
2771 PWM1_B_MARK,
2772};
2773static const unsigned int pwm2_pins[] = {
2774 RCAR_GP_PIN(5, 31),
2775};
2776static const unsigned int pwm2_mux[] = {
2777 PWM2_MARK,
2778};
2779static const unsigned int pwm3_pins[] = {
2780 RCAR_GP_PIN(0, 16),
2781};
2782static const unsigned int pwm3_mux[] = {
2783 PWM3_MARK,
2784};
2785static const unsigned int pwm4_pins[] = {
2786 RCAR_GP_PIN(0, 17),
2787};
2788static const unsigned int pwm4_mux[] = {
2789 PWM4_MARK,
2790};
2791static const unsigned int pwm5_pins[] = {
2792 RCAR_GP_PIN(0, 18),
2793};
2794static const unsigned int pwm5_mux[] = {
2795 PWM5_MARK,
2796};
2797static const unsigned int pwm6_pins[] = {
2798 RCAR_GP_PIN(0, 19),
2799};
2800static const unsigned int pwm6_mux[] = {
2801 PWM6_MARK,
2802};
2803/* - QSPI ------------------------------------------------------------------- */
2804static const unsigned int qspi_ctrl_pins[] = {
2805 /* SPCLK, SSL */
2806 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
2807};
2808static const unsigned int qspi_ctrl_mux[] = {
2809 SPCLK_MARK, SSL_MARK,
2810};
2811static const unsigned int qspi_data2_pins[] = {
2812 /* MOSI_IO0, MISO_IO1 */
2813 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
2814};
2815static const unsigned int qspi_data2_mux[] = {
2816 MOSI_IO0_MARK, MISO_IO1_MARK,
2817};
2818static const unsigned int qspi_data4_pins[] = {
2819 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2820 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2821 RCAR_GP_PIN(1, 8),
2822};
2823static const unsigned int qspi_data4_mux[] = {
2824 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
2825};
2826/* - SCIF0 ------------------------------------------------------------------ */
2827static const unsigned int scif0_data_pins[] = {
2828 /* RX, TX */
2829 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2830};
2831static const unsigned int scif0_data_mux[] = {
2832 RX0_MARK, TX0_MARK,
2833};
2834static const unsigned int scif0_clk_pins[] = {
2835 /* SCK */
2836 RCAR_GP_PIN(4, 27),
2837};
2838static const unsigned int scif0_clk_mux[] = {
2839 SCK0_MARK,
2840};
2841static const unsigned int scif0_ctrl_pins[] = {
2842 /* RTS, CTS */
2843 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2844};
2845static const unsigned int scif0_ctrl_mux[] = {
2846 RTS0_N_MARK, CTS0_N_MARK,
2847};
2848static const unsigned int scif0_data_b_pins[] = {
2849 /* RX, TX */
2850 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2851};
2852static const unsigned int scif0_data_b_mux[] = {
2853 RX0_B_MARK, TX0_B_MARK,
2854};
2855/* - SCIF1 ------------------------------------------------------------------ */
2856static const unsigned int scif1_data_pins[] = {
2857 /* RX, TX */
2858 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2859};
2860static const unsigned int scif1_data_mux[] = {
2861 RX1_MARK, TX1_MARK,
2862};
2863static const unsigned int scif1_clk_pins[] = {
2864 /* SCK */
2865 RCAR_GP_PIN(4, 20),
2866};
2867static const unsigned int scif1_clk_mux[] = {
2868 SCK1_MARK,
2869};
2870static const unsigned int scif1_ctrl_pins[] = {
2871 /* RTS, CTS */
2872 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2873};
2874static const unsigned int scif1_ctrl_mux[] = {
2875 RTS1_N_MARK, CTS1_N_MARK,
2876};
2877static const unsigned int scif1_data_b_pins[] = {
2878 /* RX, TX */
2879 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2880};
2881static const unsigned int scif1_data_b_mux[] = {
2882 RX1_B_MARK, TX1_B_MARK,
2883};
2884static const unsigned int scif1_data_c_pins[] = {
2885 /* RX, TX */
2886 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2887};
2888static const unsigned int scif1_data_c_mux[] = {
2889 RX1_C_MARK, TX1_C_MARK,
2890};
2891static const unsigned int scif1_data_d_pins[] = {
2892 /* RX, TX */
2893 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2894};
2895static const unsigned int scif1_data_d_mux[] = {
2896 RX1_D_MARK, TX1_D_MARK,
2897};
2898static const unsigned int scif1_clk_d_pins[] = {
2899 /* SCK */
2900 RCAR_GP_PIN(3, 17),
2901};
2902static const unsigned int scif1_clk_d_mux[] = {
2903 SCK1_D_MARK,
2904};
2905static const unsigned int scif1_data_e_pins[] = {
2906 /* RX, TX */
2907 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2908};
2909static const unsigned int scif1_data_e_mux[] = {
2910 RX1_E_MARK, TX1_E_MARK,
2911};
2912static const unsigned int scif1_clk_e_pins[] = {
2913 /* SCK */
2914 RCAR_GP_PIN(2, 20),
2915};
2916static const unsigned int scif1_clk_e_mux[] = {
2917 SCK1_E_MARK,
2918};
2919/* - SCIF2 ------------------------------------------------------------------ */
2920static const unsigned int scif2_data_pins[] = {
2921 /* RX, TX */
2922 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
2923};
2924static const unsigned int scif2_data_mux[] = {
2925 RX2_MARK, TX2_MARK,
2926};
2927static const unsigned int scif2_clk_pins[] = {
2928 /* SCK */
2929 RCAR_GP_PIN(5, 4),
2930};
2931static const unsigned int scif2_clk_mux[] = {
2932 SCK2_MARK,
2933};
2934static const unsigned int scif2_data_b_pins[] = {
2935 /* RX, TX */
2936 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2937};
2938static const unsigned int scif2_data_b_mux[] = {
2939 RX2_B_MARK, TX2_B_MARK,
2940};
2941/* - SCIFA0 ----------------------------------------------------------------- */
2942static const unsigned int scifa0_data_pins[] = {
2943 /* RXD, TXD */
2944 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2945};
2946static const unsigned int scifa0_data_mux[] = {
2947 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
2948};
2949static const unsigned int scifa0_clk_pins[] = {
2950 /* SCK */
2951 RCAR_GP_PIN(4, 27),
2952};
2953static const unsigned int scifa0_clk_mux[] = {
2954 SCIFA0_SCK_MARK,
2955};
2956static const unsigned int scifa0_ctrl_pins[] = {
2957 /* RTS, CTS */
2958 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2959};
2960static const unsigned int scifa0_ctrl_mux[] = {
2961 SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
2962};
2963static const unsigned int scifa0_data_b_pins[] = {
2964 /* RXD, TXD */
2965 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
2966};
2967static const unsigned int scifa0_data_b_mux[] = {
2968 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
2969};
2970static const unsigned int scifa0_clk_b_pins[] = {
2971 /* SCK */
2972 RCAR_GP_PIN(1, 19),
2973};
2974static const unsigned int scifa0_clk_b_mux[] = {
2975 SCIFA0_SCK_B_MARK,
2976};
2977static const unsigned int scifa0_ctrl_b_pins[] = {
2978 /* RTS, CTS */
2979 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
2980};
2981static const unsigned int scifa0_ctrl_b_mux[] = {
2982 SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
2983};
2984/* - SCIFA1 ----------------------------------------------------------------- */
2985static const unsigned int scifa1_data_pins[] = {
2986 /* RXD, TXD */
2987 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2988};
2989static const unsigned int scifa1_data_mux[] = {
2990 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
2991};
2992static const unsigned int scifa1_clk_pins[] = {
2993 /* SCK */
2994 RCAR_GP_PIN(4, 20),
2995};
2996static const unsigned int scifa1_clk_mux[] = {
2997 SCIFA1_SCK_MARK,
2998};
2999static const unsigned int scifa1_ctrl_pins[] = {
3000 /* RTS, CTS */
3001 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
3002};
3003static const unsigned int scifa1_ctrl_mux[] = {
3004 SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
3005};
3006static const unsigned int scifa1_data_b_pins[] = {
3007 /* RXD, TXD */
3008 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
3009};
3010static const unsigned int scifa1_data_b_mux[] = {
3011 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3012};
3013static const unsigned int scifa1_clk_b_pins[] = {
3014 /* SCK */
3015 RCAR_GP_PIN(0, 23),
3016};
3017static const unsigned int scifa1_clk_b_mux[] = {
3018 SCIFA1_SCK_B_MARK,
3019};
3020static const unsigned int scifa1_ctrl_b_pins[] = {
3021 /* RTS, CTS */
3022 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
3023};
3024static const unsigned int scifa1_ctrl_b_mux[] = {
3025 SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
3026};
3027static const unsigned int scifa1_data_c_pins[] = {
3028 /* RXD, TXD */
3029 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
3030};
3031static const unsigned int scifa1_data_c_mux[] = {
3032 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3033};
3034static const unsigned int scifa1_clk_c_pins[] = {
3035 /* SCK */
3036 RCAR_GP_PIN(0, 8),
3037};
3038static const unsigned int scifa1_clk_c_mux[] = {
3039 SCIFA1_SCK_C_MARK,
3040};
3041static const unsigned int scifa1_ctrl_c_pins[] = {
3042 /* RTS, CTS */
3043 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
3044};
3045static const unsigned int scifa1_ctrl_c_mux[] = {
3046 SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
3047};
3048static const unsigned int scifa1_data_d_pins[] = {
3049 /* RXD, TXD */
3050 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3051};
3052static const unsigned int scifa1_data_d_mux[] = {
3053 SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
3054};
3055static const unsigned int scifa1_clk_d_pins[] = {
3056 /* SCK */
3057 RCAR_GP_PIN(2, 10),
3058};
3059static const unsigned int scifa1_clk_d_mux[] = {
3060 SCIFA1_SCK_D_MARK,
3061};
3062static const unsigned int scifa1_ctrl_d_pins[] = {
3063 /* RTS, CTS */
3064 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3065};
3066static const unsigned int scifa1_ctrl_d_mux[] = {
3067 SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
3068};
3069/* - SCIFA2 ----------------------------------------------------------------- */
3070static const unsigned int scifa2_data_pins[] = {
3071 /* RXD, TXD */
3072 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3073};
3074static const unsigned int scifa2_data_mux[] = {
3075 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3076};
3077static const unsigned int scifa2_clk_pins[] = {
3078 /* SCK */
3079 RCAR_GP_PIN(5, 4),
3080};
3081static const unsigned int scifa2_clk_mux[] = {
3082 SCIFA2_SCK_MARK,
3083};
3084static const unsigned int scifa2_ctrl_pins[] = {
3085 /* RTS, CTS */
3086 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
3087};
3088static const unsigned int scifa2_ctrl_mux[] = {
3089 SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
3090};
3091static const unsigned int scifa2_data_b_pins[] = {
3092 /* RXD, TXD */
3093 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
3094};
3095static const unsigned int scifa2_data_b_mux[] = {
3096 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3097};
3098static const unsigned int scifa2_data_c_pins[] = {
3099 /* RXD, TXD */
3100 RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
3101};
3102static const unsigned int scifa2_data_c_mux[] = {
3103 SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
3104};
3105static const unsigned int scifa2_clk_c_pins[] = {
3106 /* SCK */
3107 RCAR_GP_PIN(5, 29),
3108};
3109static const unsigned int scifa2_clk_c_mux[] = {
3110 SCIFA2_SCK_C_MARK,
3111};
3112/* - SCIFB0 ----------------------------------------------------------------- */
3113static const unsigned int scifb0_data_pins[] = {
3114 /* RXD, TXD */
3115 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3116};
3117static const unsigned int scifb0_data_mux[] = {
3118 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3119};
3120static const unsigned int scifb0_clk_pins[] = {
3121 /* SCK */
3122 RCAR_GP_PIN(4, 8),
3123};
3124static const unsigned int scifb0_clk_mux[] = {
3125 SCIFB0_SCK_MARK,
3126};
3127static const unsigned int scifb0_ctrl_pins[] = {
3128 /* RTS, CTS */
3129 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
3130};
3131static const unsigned int scifb0_ctrl_mux[] = {
3132 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3133};
3134static const unsigned int scifb0_data_b_pins[] = {
3135 /* RXD, TXD */
3136 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3137};
3138static const unsigned int scifb0_data_b_mux[] = {
3139 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3140};
3141static const unsigned int scifb0_clk_b_pins[] = {
3142 /* SCK */
3143 RCAR_GP_PIN(3, 9),
3144};
3145static const unsigned int scifb0_clk_b_mux[] = {
3146 SCIFB0_SCK_B_MARK,
3147};
3148static const unsigned int scifb0_ctrl_b_pins[] = {
3149 /* RTS, CTS */
3150 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
3151};
3152static const unsigned int scifb0_ctrl_b_mux[] = {
3153 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3154};
3155static const unsigned int scifb0_data_c_pins[] = {
3156 /* RXD, TXD */
3157 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3158};
3159static const unsigned int scifb0_data_c_mux[] = {
3160 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3161};
3162/* - SCIFB1 ----------------------------------------------------------------- */
3163static const unsigned int scifb1_data_pins[] = {
3164 /* RXD, TXD */
3165 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3166};
3167static const unsigned int scifb1_data_mux[] = {
3168 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3169};
3170static const unsigned int scifb1_clk_pins[] = {
3171 /* SCK */
3172 RCAR_GP_PIN(4, 14),
3173};
3174static const unsigned int scifb1_clk_mux[] = {
3175 SCIFB1_SCK_MARK,
3176};
3177static const unsigned int scifb1_ctrl_pins[] = {
3178 /* RTS, CTS */
3179 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
3180};
3181static const unsigned int scifb1_ctrl_mux[] = {
3182 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3183};
3184static const unsigned int scifb1_data_b_pins[] = {
3185 /* RXD, TXD */
3186 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3187};
3188static const unsigned int scifb1_data_b_mux[] = {
3189 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3190};
3191static const unsigned int scifb1_clk_b_pins[] = {
3192 /* SCK */
3193 RCAR_GP_PIN(3, 1),
3194};
3195static const unsigned int scifb1_clk_b_mux[] = {
3196 SCIFB1_SCK_B_MARK,
3197};
3198static const unsigned int scifb1_ctrl_b_pins[] = {
3199 /* RTS, CTS */
3200 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
3201};
3202static const unsigned int scifb1_ctrl_b_mux[] = {
3203 SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
3204};
3205static const unsigned int scifb1_data_c_pins[] = {
3206 /* RXD, TXD */
3207 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3208};
3209static const unsigned int scifb1_data_c_mux[] = {
3210 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3211};
3212static const unsigned int scifb1_data_d_pins[] = {
3213 /* RXD, TXD */
3214 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
3215};
3216static const unsigned int scifb1_data_d_mux[] = {
3217 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3218};
3219static const unsigned int scifb1_data_e_pins[] = {
3220 /* RXD, TXD */
3221 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
3222};
3223static const unsigned int scifb1_data_e_mux[] = {
3224 SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
3225};
3226static const unsigned int scifb1_clk_e_pins[] = {
3227 /* SCK */
3228 RCAR_GP_PIN(3, 17),
3229};
3230static const unsigned int scifb1_clk_e_mux[] = {
3231 SCIFB1_SCK_E_MARK,
3232};
3233static const unsigned int scifb1_data_f_pins[] = {
3234 /* RXD, TXD */
3235 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3236};
3237static const unsigned int scifb1_data_f_mux[] = {
3238 SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
3239};
3240static const unsigned int scifb1_data_g_pins[] = {
3241 /* RXD, TXD */
3242 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3243};
3244static const unsigned int scifb1_data_g_mux[] = {
3245 SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
3246};
3247static const unsigned int scifb1_clk_g_pins[] = {
3248 /* SCK */
3249 RCAR_GP_PIN(2, 20),
3250};
3251static const unsigned int scifb1_clk_g_mux[] = {
3252 SCIFB1_SCK_G_MARK,
3253};
3254/* - SCIFB2 ----------------------------------------------------------------- */
3255static const unsigned int scifb2_data_pins[] = {
3256 /* RXD, TXD */
3257 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
3258};
3259static const unsigned int scifb2_data_mux[] = {
3260 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3261};
3262static const unsigned int scifb2_clk_pins[] = {
3263 /* SCK */
3264 RCAR_GP_PIN(4, 21),
3265};
3266static const unsigned int scifb2_clk_mux[] = {
3267 SCIFB2_SCK_MARK,
3268};
3269static const unsigned int scifb2_ctrl_pins[] = {
3270 /* RTS, CTS */
3271 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
3272};
3273static const unsigned int scifb2_ctrl_mux[] = {
3274 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3275};
3276static const unsigned int scifb2_data_b_pins[] = {
3277 /* RXD, TXD */
3278 RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
3279};
3280static const unsigned int scifb2_data_b_mux[] = {
3281 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3282};
3283static const unsigned int scifb2_clk_b_pins[] = {
3284 /* SCK */
3285 RCAR_GP_PIN(0, 31),
3286};
3287static const unsigned int scifb2_clk_b_mux[] = {
3288 SCIFB2_SCK_B_MARK,
3289};
3290static const unsigned int scifb2_ctrl_b_pins[] = {
3291 /* RTS, CTS */
3292 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
3293};
3294static const unsigned int scifb2_ctrl_b_mux[] = {
3295 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3296};
3297static const unsigned int scifb2_data_c_pins[] = {
3298 /* RXD, TXD */
3299 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3300};
3301static const unsigned int scifb2_data_c_mux[] = {
3302 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3303};
3304/* - SCIF Clock ------------------------------------------------------------- */
3305static const unsigned int scif_clk_pins[] = {
3306 /* SCIF_CLK */
3307 RCAR_GP_PIN(4, 26),
3308};
3309static const unsigned int scif_clk_mux[] = {
3310 SCIF_CLK_MARK,
3311};
3312static const unsigned int scif_clk_b_pins[] = {
3313 /* SCIF_CLK */
3314 RCAR_GP_PIN(5, 4),
3315};
3316static const unsigned int scif_clk_b_mux[] = {
3317 SCIF_CLK_B_MARK,
3318};
3319/* - SDHI0 ------------------------------------------------------------------ */
3320static const unsigned int sdhi0_data1_pins[] = {
3321 /* D0 */
3322 RCAR_GP_PIN(3, 2),
3323};
3324static const unsigned int sdhi0_data1_mux[] = {
3325 SD0_DAT0_MARK,
3326};
3327static const unsigned int sdhi0_data4_pins[] = {
3328 /* D[0:3] */
3329 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3330};
3331static const unsigned int sdhi0_data4_mux[] = {
3332 SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
3333};
3334static const unsigned int sdhi0_ctrl_pins[] = {
3335 /* CLK, CMD */
3336 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3337};
3338static const unsigned int sdhi0_ctrl_mux[] = {
3339 SD0_CLK_MARK, SD0_CMD_MARK,
3340};
3341static const unsigned int sdhi0_cd_pins[] = {
3342 /* CD */
3343 RCAR_GP_PIN(3, 6),
3344};
3345static const unsigned int sdhi0_cd_mux[] = {
3346 SD0_CD_MARK,
3347};
3348static const unsigned int sdhi0_wp_pins[] = {
3349 /* WP */
3350 RCAR_GP_PIN(3, 7),
3351};
3352static const unsigned int sdhi0_wp_mux[] = {
3353 SD0_WP_MARK,
3354};
3355/* - SDHI1 ------------------------------------------------------------------ */
3356static const unsigned int sdhi1_data1_pins[] = {
3357 /* D0 */
3358 RCAR_GP_PIN(3, 10),
3359};
3360static const unsigned int sdhi1_data1_mux[] = {
3361 SD1_DAT0_MARK,
3362};
3363static const unsigned int sdhi1_data4_pins[] = {
3364 /* D[0:3] */
3365 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3366};
3367static const unsigned int sdhi1_data4_mux[] = {
3368 SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
3369};
3370static const unsigned int sdhi1_ctrl_pins[] = {
3371 /* CLK, CMD */
3372 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3373};
3374static const unsigned int sdhi1_ctrl_mux[] = {
3375 SD1_CLK_MARK, SD1_CMD_MARK,
3376};
3377static const unsigned int sdhi1_cd_pins[] = {
3378 /* CD */
3379 RCAR_GP_PIN(3, 14),
3380};
3381static const unsigned int sdhi1_cd_mux[] = {
3382 SD1_CD_MARK,
3383};
3384static const unsigned int sdhi1_wp_pins[] = {
3385 /* WP */
3386 RCAR_GP_PIN(3, 15),
3387};
3388static const unsigned int sdhi1_wp_mux[] = {
3389 SD1_WP_MARK,
3390};
3391/* - SDHI2 ------------------------------------------------------------------ */
3392static const unsigned int sdhi2_data1_pins[] = {
3393 /* D0 */
3394 RCAR_GP_PIN(3, 18),
3395};
3396static const unsigned int sdhi2_data1_mux[] = {
3397 SD2_DAT0_MARK,
3398};
3399static const unsigned int sdhi2_data4_pins[] = {
3400 /* D[0:3] */
3401 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
3402};
3403static const unsigned int sdhi2_data4_mux[] = {
3404 SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
3405};
3406static const unsigned int sdhi2_ctrl_pins[] = {
3407 /* CLK, CMD */
3408 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
3409};
3410static const unsigned int sdhi2_ctrl_mux[] = {
3411 SD2_CLK_MARK, SD2_CMD_MARK,
3412};
3413static const unsigned int sdhi2_cd_pins[] = {
3414 /* CD */
3415 RCAR_GP_PIN(3, 22),
3416};
3417static const unsigned int sdhi2_cd_mux[] = {
3418 SD2_CD_MARK,
3419};
3420static const unsigned int sdhi2_wp_pins[] = {
3421 /* WP */
3422 RCAR_GP_PIN(3, 23),
3423};
3424static const unsigned int sdhi2_wp_mux[] = {
3425 SD2_WP_MARK,
3426};
3427/* - SDHI3 ------------------------------------------------------------------ */
3428static const unsigned int sdhi3_data1_pins[] = {
3429 /* D0 */
3430 RCAR_GP_PIN(3, 26),
3431};
3432static const unsigned int sdhi3_data1_mux[] = {
3433 SD3_DAT0_MARK,
3434};
3435static const unsigned int sdhi3_data4_pins[] = {
3436 /* D[0:3] */
3437 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
3438};
3439static const unsigned int sdhi3_data4_mux[] = {
3440 SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
3441};
3442static const unsigned int sdhi3_ctrl_pins[] = {
3443 /* CLK, CMD */
3444 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
3445};
3446static const unsigned int sdhi3_ctrl_mux[] = {
3447 SD3_CLK_MARK, SD3_CMD_MARK,
3448};
3449static const unsigned int sdhi3_cd_pins[] = {
3450 /* CD */
3451 RCAR_GP_PIN(3, 30),
3452};
3453static const unsigned int sdhi3_cd_mux[] = {
3454 SD3_CD_MARK,
3455};
3456static const unsigned int sdhi3_wp_pins[] = {
3457 /* WP */
3458 RCAR_GP_PIN(3, 31),
3459};
3460static const unsigned int sdhi3_wp_mux[] = {
3461 SD3_WP_MARK,
3462};
3463/* - SSI -------------------------------------------------------------------- */
3464static const unsigned int ssi0_data_pins[] = {
3465 /* SDATA0 */
3466 RCAR_GP_PIN(4, 5),
3467};
3468static const unsigned int ssi0_data_mux[] = {
3469 SSI_SDATA0_MARK,
3470};
3471static const unsigned int ssi0129_ctrl_pins[] = {
3472 /* SCK, WS */
3473 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4),
3474};
3475static const unsigned int ssi0129_ctrl_mux[] = {
3476 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3477};
3478static const unsigned int ssi1_data_pins[] = {
3479 /* SDATA1 */
3480 RCAR_GP_PIN(4, 6),
3481};
3482static const unsigned int ssi1_data_mux[] = {
3483 SSI_SDATA1_MARK,
3484};
3485static const unsigned int ssi1_ctrl_pins[] = {
3486 /* SCK, WS */
3487 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 24),
3488};
3489static const unsigned int ssi1_ctrl_mux[] = {
3490 SSI_SCK1_MARK, SSI_WS1_MARK,
3491};
3492static const unsigned int ssi2_data_pins[] = {
3493 /* SDATA2 */
3494 RCAR_GP_PIN(4, 7),
3495};
3496static const unsigned int ssi2_data_mux[] = {
3497 SSI_SDATA2_MARK,
3498};
3499static const unsigned int ssi2_ctrl_pins[] = {
3500 /* SCK, WS */
3501 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 17),
3502};
3503static const unsigned int ssi2_ctrl_mux[] = {
3504 SSI_SCK2_MARK, SSI_WS2_MARK,
3505};
3506static const unsigned int ssi3_data_pins[] = {
3507 /* SDATA3 */
3508 RCAR_GP_PIN(4, 10),
3509};
3510static const unsigned int ssi3_data_mux[] = {
3511 SSI_SDATA3_MARK
3512};
3513static const unsigned int ssi34_ctrl_pins[] = {
3514 /* SCK, WS */
3515 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
3516};
3517static const unsigned int ssi34_ctrl_mux[] = {
3518 SSI_SCK34_MARK, SSI_WS34_MARK,
3519};
3520static const unsigned int ssi4_data_pins[] = {
3521 /* SDATA4 */
3522 RCAR_GP_PIN(4, 13),
3523};
3524static const unsigned int ssi4_data_mux[] = {
3525 SSI_SDATA4_MARK,
3526};
3527static const unsigned int ssi4_ctrl_pins[] = {
3528 /* SCK, WS */
3529 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3530};
3531static const unsigned int ssi4_ctrl_mux[] = {
3532 SSI_SCK4_MARK, SSI_WS4_MARK,
3533};
3534static const unsigned int ssi5_pins[] = {
3535 /* SDATA5, SCK, WS */
3536 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
3537};
3538static const unsigned int ssi5_mux[] = {
3539 SSI_SDATA5_MARK, SSI_SCK5_MARK, SSI_WS5_MARK,
3540};
3541static const unsigned int ssi5_b_pins[] = {
3542 /* SDATA5, SCK, WS */
3543 RCAR_GP_PIN(0, 26), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3544};
3545static const unsigned int ssi5_b_mux[] = {
3546 SSI_SDATA5_B_MARK, SSI_SCK5_B_MARK, SSI_WS5_B_MARK
3547};
3548static const unsigned int ssi5_c_pins[] = {
3549 /* SDATA5, SCK, WS */
3550 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3551};
3552static const unsigned int ssi5_c_mux[] = {
3553 SSI_SDATA5_C_MARK, SSI_SCK5_C_MARK, SSI_WS5_C_MARK,
3554};
3555static const unsigned int ssi6_pins[] = {
3556 /* SDATA6, SCK, WS */
3557 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3558};
3559static const unsigned int ssi6_mux[] = {
3560 SSI_SDATA6_MARK, SSI_SCK6_MARK, SSI_WS6_MARK,
3561};
3562static const unsigned int ssi6_b_pins[] = {
3563 /* SDATA6, SCK, WS */
3564 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 27),
3565};
3566static const unsigned int ssi6_b_mux[] = {
3567 SSI_SDATA6_B_MARK, SSI_SCK6_B_MARK, SSI_WS6_B_MARK,
3568};
3569static const unsigned int ssi7_data_pins[] = {
3570 /* SDATA7 */
3571 RCAR_GP_PIN(4, 22),
3572};
3573static const unsigned int ssi7_data_mux[] = {
3574 SSI_SDATA7_MARK,
3575};
3576static const unsigned int ssi7_b_data_pins[] = {
3577 /* SDATA7 */
3578 RCAR_GP_PIN(4, 22),
3579};
3580static const unsigned int ssi7_b_data_mux[] = {
3581 SSI_SDATA7_B_MARK,
3582};
3583static const unsigned int ssi7_c_data_pins[] = {
3584 /* SDATA7 */
3585 RCAR_GP_PIN(1, 26),
3586};
3587static const unsigned int ssi7_c_data_mux[] = {
3588 SSI_SDATA7_C_MARK,
3589};
3590static const unsigned int ssi78_ctrl_pins[] = {
3591 /* SCK, WS */
3592 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
3593};
3594static const unsigned int ssi78_ctrl_mux[] = {
3595 SSI_SCK78_MARK, SSI_WS78_MARK,
3596};
3597static const unsigned int ssi78_b_ctrl_pins[] = {
3598 /* SCK, WS */
3599 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 24),
3600};
3601static const unsigned int ssi78_b_ctrl_mux[] = {
3602 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3603};
3604static const unsigned int ssi78_c_ctrl_pins[] = {
3605 /* SCK, WS */
3606 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 25),
3607};
3608static const unsigned int ssi78_c_ctrl_mux[] = {
3609 SSI_SCK78_C_MARK, SSI_WS78_C_MARK,
3610};
3611static const unsigned int ssi8_data_pins[] = {
3612 /* SDATA8 */
3613 RCAR_GP_PIN(4, 23),
3614};
3615static const unsigned int ssi8_data_mux[] = {
3616 SSI_SDATA8_MARK,
3617};
3618static const unsigned int ssi8_b_data_pins[] = {
3619 /* SDATA8 */
3620 RCAR_GP_PIN(4, 23),
3621};
3622static const unsigned int ssi8_b_data_mux[] = {
3623 SSI_SDATA8_B_MARK,
3624};
3625static const unsigned int ssi8_c_data_pins[] = {
3626 /* SDATA8 */
3627 RCAR_GP_PIN(1, 27),
3628};
3629static const unsigned int ssi8_c_data_mux[] = {
3630 SSI_SDATA8_C_MARK,
3631};
3632static const unsigned int ssi9_data_pins[] = {
3633 /* SDATA9 */
3634 RCAR_GP_PIN(4, 24),
3635};
3636static const unsigned int ssi9_data_mux[] = {
3637 SSI_SDATA9_MARK,
3638};
3639static const unsigned int ssi9_ctrl_pins[] = {
3640 /* SCK, WS */
3641 RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
3642};
3643static const unsigned int ssi9_ctrl_mux[] = {
3644 SSI_SCK9_MARK, SSI_WS9_MARK,
3645};
3646/* - TPU0 ------------------------------------------------------------------- */
3647static const unsigned int tpu0_to0_pins[] = {
3648 /* TO */
3649 RCAR_GP_PIN(0, 20),
3650};
3651static const unsigned int tpu0_to0_mux[] = {
3652 TPU0TO0_MARK,
3653};
3654static const unsigned int tpu0_to1_pins[] = {
3655 /* TO */
3656 RCAR_GP_PIN(0, 21),
3657};
3658static const unsigned int tpu0_to1_mux[] = {
3659 TPU0TO1_MARK,
3660};
3661static const unsigned int tpu0_to2_pins[] = {
3662 /* TO */
3663 RCAR_GP_PIN(0, 22),
3664};
3665static const unsigned int tpu0_to2_mux[] = {
3666 TPU0TO2_MARK,
3667};
3668static const unsigned int tpu0_to3_pins[] = {
3669 /* TO */
3670 RCAR_GP_PIN(0, 23),
3671};
3672static const unsigned int tpu0_to3_mux[] = {
3673 TPU0TO3_MARK,
3674};
3675/* - USB0 ------------------------------------------------------------------- */
3676static const unsigned int usb0_pins[] = {
3677 /* PWEN, OVC/VBUS */
3678 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
3679};
3680static const unsigned int usb0_mux[] = {
3681 USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
3682};
3683static const unsigned int usb0_ovc_vbus_pins[] = {
3684 /* OVC/VBUS */
3685 RCAR_GP_PIN(5, 19),
3686};
3687static const unsigned int usb0_ovc_vbus_mux[] = {
3688 USB0_OVC_VBUS_MARK,
3689};
3690/* - USB1 ------------------------------------------------------------------- */
3691static const unsigned int usb1_pins[] = {
3692 /* PWEN, OVC */
3693 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
3694};
3695static const unsigned int usb1_mux[] = {
3696 USB1_PWEN_MARK, USB1_OVC_MARK,
3697};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003698static const unsigned int usb1_pwen_pins[] = {
3699 /* PWEN */
3700 RCAR_GP_PIN(5, 20),
3701};
3702static const unsigned int usb1_pwen_mux[] = {
3703 USB1_PWEN_MARK,
3704};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003705/* - USB2 ------------------------------------------------------------------- */
3706static const unsigned int usb2_pins[] = {
3707 /* PWEN, OVC */
3708 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
3709};
3710static const unsigned int usb2_mux[] = {
3711 USB2_PWEN_MARK, USB2_OVC_MARK,
3712};
3713/* - VIN0 ------------------------------------------------------------------- */
3714static const union vin_data vin0_data_pins = {
3715 .data24 = {
3716 /* B */
3717 RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
3718 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3719 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
3720 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3721 /* G */
3722 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
3723 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3724 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3725 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3726 /* R */
3727 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3728 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3729 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3730 RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
3731 },
3732};
3733static const union vin_data vin0_data_mux = {
3734 .data24 = {
3735 /* B */
3736 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3737 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3738 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3739 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3740 /* G */
3741 VI0_G0_MARK, VI0_G1_MARK,
3742 VI0_G2_MARK, VI0_G3_MARK,
3743 VI0_G4_MARK, VI0_G5_MARK,
3744 VI0_G6_MARK, VI0_G7_MARK,
3745 /* R */
3746 VI0_R0_MARK, VI0_R1_MARK,
3747 VI0_R2_MARK, VI0_R3_MARK,
3748 VI0_R4_MARK, VI0_R5_MARK,
3749 VI0_R6_MARK, VI0_R7_MARK,
3750 },
3751};
3752static const unsigned int vin0_data18_pins[] = {
3753 /* B */
3754 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3755 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
3756 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3757 /* G */
3758 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3759 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3760 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3761 /* R */
3762 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3763 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3764 RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
3765};
3766static const unsigned int vin0_data18_mux[] = {
3767 /* B */
3768 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3769 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3770 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3771 /* G */
3772 VI0_G2_MARK, VI0_G3_MARK,
3773 VI0_G4_MARK, VI0_G5_MARK,
3774 VI0_G6_MARK, VI0_G7_MARK,
3775 /* R */
3776 VI0_R2_MARK, VI0_R3_MARK,
3777 VI0_R4_MARK, VI0_R5_MARK,
3778 VI0_R6_MARK, VI0_R7_MARK,
3779};
3780static const unsigned int vin0_sync_pins[] = {
3781 RCAR_GP_PIN(0, 12), /* HSYNC */
3782 RCAR_GP_PIN(0, 13), /* VSYNC */
3783};
3784static const unsigned int vin0_sync_mux[] = {
3785 VI0_HSYNC_N_MARK,
3786 VI0_VSYNC_N_MARK,
3787};
3788static const unsigned int vin0_field_pins[] = {
3789 RCAR_GP_PIN(0, 15),
3790};
3791static const unsigned int vin0_field_mux[] = {
3792 VI0_FIELD_MARK,
3793};
3794static const unsigned int vin0_clkenb_pins[] = {
3795 RCAR_GP_PIN(0, 14),
3796};
3797static const unsigned int vin0_clkenb_mux[] = {
3798 VI0_CLKENB_MARK,
3799};
3800static const unsigned int vin0_clk_pins[] = {
3801 RCAR_GP_PIN(2, 0),
3802};
3803static const unsigned int vin0_clk_mux[] = {
3804 VI0_CLK_MARK,
3805};
3806/* - VIN1 ------------------------------------------------------------------- */
3807static const union vin_data vin1_data_pins = {
3808 .data24 = {
3809 /* B */
3810 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3811 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3812 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
3813 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3814 /* G */
3815 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3816 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3817 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3818 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3819 /* R */
3820 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
3821 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3822 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3823 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3824 },
3825};
3826static const union vin_data vin1_data_mux = {
3827 .data24 = {
3828 /* B */
3829 VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK,
3830 VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
3831 VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
3832 VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
3833 /* G */
3834 VI1_G0_MARK, VI1_G1_MARK,
3835 VI1_G2_MARK, VI1_G3_MARK,
3836 VI1_G4_MARK, VI1_G5_MARK,
3837 VI1_G6_MARK, VI1_G7_MARK,
3838 /* R */
3839 VI1_R0_MARK, VI1_R1_MARK,
3840 VI1_R2_MARK, VI1_R3_MARK,
3841 VI1_R4_MARK, VI1_R5_MARK,
3842 VI1_R6_MARK, VI1_R7_MARK,
3843 },
3844};
3845static const unsigned int vin1_data18_pins[] = {
3846 /* B */
3847 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3848 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
3849 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3850 /* G */
3851 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3852 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3853 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3854 /* R */
3855 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3856 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3857 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3858};
3859static const unsigned int vin1_data18_mux[] = {
3860 /* B */
3861 VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
3862 VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
3863 VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
3864 /* G */
3865 VI1_G2_MARK, VI1_G3_MARK,
3866 VI1_G4_MARK, VI1_G5_MARK,
3867 VI1_G6_MARK, VI1_G7_MARK,
3868 /* R */
3869 VI1_R2_MARK, VI1_R3_MARK,
3870 VI1_R4_MARK, VI1_R5_MARK,
3871 VI1_R6_MARK, VI1_R7_MARK,
3872};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003873static const union vin_data vin1_data_b_pins = {
3874 .data24 = {
3875 /* B */
3876 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3877 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3878 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3879 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3880 /* G */
3881 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3882 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3883 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3884 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3885 /* R */
3886 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
3887 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3888 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3889 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3890 },
3891};
3892static const union vin_data vin1_data_b_mux = {
3893 .data24 = {
3894 /* B */
3895 VI1_DATA0_VI1_B0_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
3896 VI1_DATA2_VI1_B2_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
3897 VI1_DATA4_VI1_B4_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
3898 VI1_DATA6_VI1_B6_B_MARK, VI1_DATA7_VI1_B7_B_MARK,
3899 /* G */
3900 VI1_G0_B_MARK, VI1_G1_B_MARK,
3901 VI1_G2_B_MARK, VI1_G3_B_MARK,
3902 VI1_G4_B_MARK, VI1_G5_B_MARK,
3903 VI1_G6_B_MARK, VI1_G7_B_MARK,
3904 /* R */
3905 VI1_R0_B_MARK, VI1_R1_B_MARK,
3906 VI1_R2_B_MARK, VI1_R3_B_MARK,
3907 VI1_R4_B_MARK, VI1_R5_B_MARK,
3908 VI1_R6_B_MARK, VI1_R7_B_MARK,
3909 },
3910};
3911static const unsigned int vin1_data18_b_pins[] = {
3912 /* B */
3913 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3914 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3915 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3916 /* G */
3917 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3918 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3919 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3920 /* R */
3921 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3922 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3923 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3924};
3925static const unsigned int vin1_data18_b_mux[] = {
3926 /* B */
3927 VI1_DATA2_VI1_B2_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
3928 VI1_DATA4_VI1_B4_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
3929 VI1_DATA6_VI1_B6_B_MARK, VI1_DATA7_VI1_B7_B_MARK,
3930 /* G */
3931 VI1_G2_B_MARK, VI1_G3_B_MARK,
3932 VI1_G4_B_MARK, VI1_G5_B_MARK,
3933 VI1_G6_B_MARK, VI1_G7_B_MARK,
3934 /* R */
3935 VI1_R2_B_MARK, VI1_R3_B_MARK,
3936 VI1_R4_B_MARK, VI1_R5_B_MARK,
3937 VI1_R6_B_MARK, VI1_R7_B_MARK,
3938};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003939static const unsigned int vin1_sync_pins[] = {
3940 RCAR_GP_PIN(1, 24), /* HSYNC */
3941 RCAR_GP_PIN(1, 25), /* VSYNC */
3942};
3943static const unsigned int vin1_sync_mux[] = {
3944 VI1_HSYNC_N_MARK,
3945 VI1_VSYNC_N_MARK,
3946};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003947static const unsigned int vin1_sync_b_pins[] = {
3948 RCAR_GP_PIN(1, 24), /* HSYNC */
3949 RCAR_GP_PIN(1, 25), /* VSYNC */
3950};
3951static const unsigned int vin1_sync_b_mux[] = {
3952 VI1_HSYNC_N_B_MARK,
3953 VI1_VSYNC_N_B_MARK,
3954};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003955static const unsigned int vin1_field_pins[] = {
3956 RCAR_GP_PIN(1, 13),
3957};
3958static const unsigned int vin1_field_mux[] = {
3959 VI1_FIELD_MARK,
3960};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003961static const unsigned int vin1_field_b_pins[] = {
3962 RCAR_GP_PIN(1, 13),
3963};
3964static const unsigned int vin1_field_b_mux[] = {
3965 VI1_FIELD_B_MARK,
3966};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003967static const unsigned int vin1_clkenb_pins[] = {
3968 RCAR_GP_PIN(1, 26),
3969};
3970static const unsigned int vin1_clkenb_mux[] = {
3971 VI1_CLKENB_MARK,
3972};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003973static const unsigned int vin1_clkenb_b_pins[] = {
3974 RCAR_GP_PIN(1, 26),
3975};
3976static const unsigned int vin1_clkenb_b_mux[] = {
3977 VI1_CLKENB_B_MARK,
3978};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003979static const unsigned int vin1_clk_pins[] = {
3980 RCAR_GP_PIN(2, 9),
3981};
3982static const unsigned int vin1_clk_mux[] = {
3983 VI1_CLK_MARK,
3984};
Marek Vasut0e8e9892021-04-26 22:04:11 +02003985static const unsigned int vin1_clk_b_pins[] = {
3986 RCAR_GP_PIN(3, 15),
3987};
3988static const unsigned int vin1_clk_b_mux[] = {
3989 VI1_CLK_B_MARK,
3990};
Marek Vasutc40f2d62018-01-17 22:18:59 +01003991/* - VIN2 ----------------------------------------------------------------- */
3992static const union vin_data vin2_data_pins = {
3993 .data24 = {
3994 /* B */
3995 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
3996 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3997 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3998 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3999 /* G */
4000 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
4001 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
4002 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4003 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4004 /* R */
4005 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
4006 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
4007 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
4008 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
4009 },
4010};
4011static const union vin_data vin2_data_mux = {
4012 .data24 = {
4013 /* B */
4014 VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK,
4015 VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
4016 VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
4017 VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
4018 /* G */
4019 VI2_G0_MARK, VI2_G1_MARK,
4020 VI2_G2_MARK, VI2_G3_MARK,
4021 VI2_G4_MARK, VI2_G5_MARK,
4022 VI2_G6_MARK, VI2_G7_MARK,
4023 /* R */
4024 VI2_R0_MARK, VI2_R1_MARK,
4025 VI2_R2_MARK, VI2_R3_MARK,
4026 VI2_R4_MARK, VI2_R5_MARK,
4027 VI2_R6_MARK, VI2_R7_MARK,
4028 },
4029};
4030static const unsigned int vin2_data18_pins[] = {
4031 /* B */
4032 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
4033 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
4034 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
4035 /* G */
4036 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
4037 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4038 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4039 /* R */
4040 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
4041 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
4042 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
4043};
4044static const unsigned int vin2_data18_mux[] = {
4045 /* B */
4046 VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
4047 VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
4048 VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
4049 /* G */
4050 VI2_G2_MARK, VI2_G3_MARK,
4051 VI2_G4_MARK, VI2_G5_MARK,
4052 VI2_G6_MARK, VI2_G7_MARK,
4053 /* R */
4054 VI2_R2_MARK, VI2_R3_MARK,
4055 VI2_R4_MARK, VI2_R5_MARK,
4056 VI2_R6_MARK, VI2_R7_MARK,
4057};
Marek Vasut0e8e9892021-04-26 22:04:11 +02004058static const unsigned int vin2_g8_pins[] = {
4059 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
4060 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
4061 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4062 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4063};
4064static const unsigned int vin2_g8_mux[] = {
4065 VI2_G0_MARK, VI2_G1_MARK,
4066 VI2_G2_MARK, VI2_G3_MARK,
4067 VI2_G4_MARK, VI2_G5_MARK,
4068 VI2_G6_MARK, VI2_G7_MARK,
4069};
Marek Vasutc40f2d62018-01-17 22:18:59 +01004070static const unsigned int vin2_sync_pins[] = {
4071 RCAR_GP_PIN(1, 16), /* HSYNC */
4072 RCAR_GP_PIN(1, 21), /* VSYNC */
4073};
4074static const unsigned int vin2_sync_mux[] = {
4075 VI2_HSYNC_N_MARK,
4076 VI2_VSYNC_N_MARK,
4077};
4078static const unsigned int vin2_field_pins[] = {
4079 RCAR_GP_PIN(1, 9),
4080};
4081static const unsigned int vin2_field_mux[] = {
4082 VI2_FIELD_MARK,
4083};
4084static const unsigned int vin2_clkenb_pins[] = {
4085 RCAR_GP_PIN(1, 8),
4086};
4087static const unsigned int vin2_clkenb_mux[] = {
4088 VI2_CLKENB_MARK,
4089};
4090static const unsigned int vin2_clk_pins[] = {
4091 RCAR_GP_PIN(1, 11),
4092};
4093static const unsigned int vin2_clk_mux[] = {
4094 VI2_CLK_MARK,
4095};
4096/* - VIN3 ----------------------------------------------------------------- */
4097static const unsigned int vin3_data8_pins[] = {
4098 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
4099 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4100 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4101 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4102};
4103static const unsigned int vin3_data8_mux[] = {
4104 VI3_DATA0_MARK, VI3_DATA1_MARK,
4105 VI3_DATA2_MARK, VI3_DATA3_MARK,
4106 VI3_DATA4_MARK, VI3_DATA5_MARK,
4107 VI3_DATA6_MARK, VI3_DATA7_MARK,
4108};
4109static const unsigned int vin3_sync_pins[] = {
4110 RCAR_GP_PIN(1, 16), /* HSYNC */
4111 RCAR_GP_PIN(1, 17), /* VSYNC */
4112};
4113static const unsigned int vin3_sync_mux[] = {
4114 VI3_HSYNC_N_MARK,
4115 VI3_VSYNC_N_MARK,
4116};
4117static const unsigned int vin3_field_pins[] = {
4118 RCAR_GP_PIN(1, 15),
4119};
4120static const unsigned int vin3_field_mux[] = {
4121 VI3_FIELD_MARK,
4122};
4123static const unsigned int vin3_clkenb_pins[] = {
4124 RCAR_GP_PIN(1, 14),
4125};
4126static const unsigned int vin3_clkenb_mux[] = {
4127 VI3_CLKENB_MARK,
4128};
4129static const unsigned int vin3_clk_pins[] = {
4130 RCAR_GP_PIN(1, 23),
4131};
4132static const unsigned int vin3_clk_mux[] = {
4133 VI3_CLK_MARK,
4134};
4135
Marek Vasut0e8e9892021-04-26 22:04:11 +02004136static const struct {
4137 struct sh_pfc_pin_group common[311];
4138#ifdef CONFIG_PINCTRL_PFC_R8A7790
4139 struct sh_pfc_pin_group automotive[1];
4140#endif
4141} pinmux_groups = {
4142 .common = {
4143 SH_PFC_PIN_GROUP(audio_clk_a),
4144 SH_PFC_PIN_GROUP(audio_clk_b),
4145 SH_PFC_PIN_GROUP(audio_clk_c),
4146 SH_PFC_PIN_GROUP(audio_clkout),
4147 SH_PFC_PIN_GROUP(audio_clkout_b),
4148 SH_PFC_PIN_GROUP(audio_clkout_c),
4149 SH_PFC_PIN_GROUP(audio_clkout_d),
4150 SH_PFC_PIN_GROUP(avb_link),
4151 SH_PFC_PIN_GROUP(avb_magic),
4152 SH_PFC_PIN_GROUP(avb_phy_int),
4153 SH_PFC_PIN_GROUP(avb_mdio),
4154 SH_PFC_PIN_GROUP(avb_mii),
4155 SH_PFC_PIN_GROUP(avb_gmii),
4156 SH_PFC_PIN_GROUP(can0_data),
4157 SH_PFC_PIN_GROUP(can0_data_b),
4158 SH_PFC_PIN_GROUP(can0_data_c),
4159 SH_PFC_PIN_GROUP(can0_data_d),
4160 SH_PFC_PIN_GROUP(can1_data),
4161 SH_PFC_PIN_GROUP(can1_data_b),
4162 SH_PFC_PIN_GROUP(can_clk),
4163 SH_PFC_PIN_GROUP(can_clk_b),
4164 SH_PFC_PIN_GROUP(du_rgb666),
4165 SH_PFC_PIN_GROUP(du_rgb888),
4166 SH_PFC_PIN_GROUP(du_clk_out_0),
4167 SH_PFC_PIN_GROUP(du_clk_out_1),
4168 SH_PFC_PIN_GROUP(du_sync_0),
4169 SH_PFC_PIN_GROUP(du_sync_1),
4170 SH_PFC_PIN_GROUP(du_cde),
4171 SH_PFC_PIN_GROUP(du0_clk_in),
4172 SH_PFC_PIN_GROUP(du1_clk_in),
4173 SH_PFC_PIN_GROUP(du2_clk_in),
4174 SH_PFC_PIN_GROUP(eth_link),
4175 SH_PFC_PIN_GROUP(eth_magic),
4176 SH_PFC_PIN_GROUP(eth_mdio),
4177 SH_PFC_PIN_GROUP(eth_rmii),
4178 SH_PFC_PIN_GROUP(hscif0_data),
4179 SH_PFC_PIN_GROUP(hscif0_clk),
4180 SH_PFC_PIN_GROUP(hscif0_ctrl),
4181 SH_PFC_PIN_GROUP(hscif0_data_b),
4182 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4183 SH_PFC_PIN_GROUP(hscif0_data_c),
4184 SH_PFC_PIN_GROUP(hscif0_ctrl_c),
4185 SH_PFC_PIN_GROUP(hscif0_data_d),
4186 SH_PFC_PIN_GROUP(hscif0_ctrl_d),
4187 SH_PFC_PIN_GROUP(hscif0_data_e),
4188 SH_PFC_PIN_GROUP(hscif0_ctrl_e),
4189 SH_PFC_PIN_GROUP(hscif0_data_f),
4190 SH_PFC_PIN_GROUP(hscif0_ctrl_f),
4191 SH_PFC_PIN_GROUP(hscif1_data),
4192 SH_PFC_PIN_GROUP(hscif1_clk),
4193 SH_PFC_PIN_GROUP(hscif1_ctrl),
4194 SH_PFC_PIN_GROUP(hscif1_data_b),
4195 SH_PFC_PIN_GROUP(hscif1_clk_b),
4196 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
4197 SH_PFC_PIN_GROUP(i2c0),
4198 SH_PFC_PIN_GROUP(i2c1),
4199 SH_PFC_PIN_GROUP(i2c1_b),
4200 SH_PFC_PIN_GROUP(i2c1_c),
4201 SH_PFC_PIN_GROUP(i2c2),
4202 SH_PFC_PIN_GROUP(i2c2_b),
4203 SH_PFC_PIN_GROUP(i2c2_c),
4204 SH_PFC_PIN_GROUP(i2c2_d),
4205 SH_PFC_PIN_GROUP(i2c2_e),
4206 SH_PFC_PIN_GROUP(i2c3),
4207 SH_PFC_PIN_GROUP(iic0),
4208 SH_PFC_PIN_GROUP(iic1),
4209 SH_PFC_PIN_GROUP(iic1_b),
4210 SH_PFC_PIN_GROUP(iic1_c),
4211 SH_PFC_PIN_GROUP(iic2),
4212 SH_PFC_PIN_GROUP(iic2_b),
4213 SH_PFC_PIN_GROUP(iic2_c),
4214 SH_PFC_PIN_GROUP(iic2_d),
4215 SH_PFC_PIN_GROUP(iic2_e),
4216 SH_PFC_PIN_GROUP(iic3),
4217 SH_PFC_PIN_GROUP(intc_irq0),
4218 SH_PFC_PIN_GROUP(intc_irq1),
4219 SH_PFC_PIN_GROUP(intc_irq2),
4220 SH_PFC_PIN_GROUP(intc_irq3),
4221 SH_PFC_PIN_GROUP(mmc0_data1),
4222 SH_PFC_PIN_GROUP(mmc0_data4),
4223 SH_PFC_PIN_GROUP(mmc0_data8),
4224 SH_PFC_PIN_GROUP(mmc0_ctrl),
4225 SH_PFC_PIN_GROUP(mmc1_data1),
4226 SH_PFC_PIN_GROUP(mmc1_data4),
4227 SH_PFC_PIN_GROUP(mmc1_data8),
4228 SH_PFC_PIN_GROUP(mmc1_ctrl),
4229 SH_PFC_PIN_GROUP(msiof0_clk),
4230 SH_PFC_PIN_GROUP(msiof0_sync),
4231 SH_PFC_PIN_GROUP(msiof0_ss1),
4232 SH_PFC_PIN_GROUP(msiof0_ss2),
4233 SH_PFC_PIN_GROUP(msiof0_rx),
4234 SH_PFC_PIN_GROUP(msiof0_tx),
4235 SH_PFC_PIN_GROUP(msiof0_clk_b),
4236 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4237 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4238 SH_PFC_PIN_GROUP(msiof0_rx_b),
4239 SH_PFC_PIN_GROUP(msiof0_tx_b),
4240 SH_PFC_PIN_GROUP(msiof1_clk),
4241 SH_PFC_PIN_GROUP(msiof1_sync),
4242 SH_PFC_PIN_GROUP(msiof1_ss1),
4243 SH_PFC_PIN_GROUP(msiof1_ss2),
4244 SH_PFC_PIN_GROUP(msiof1_rx),
4245 SH_PFC_PIN_GROUP(msiof1_tx),
4246 SH_PFC_PIN_GROUP(msiof1_clk_b),
4247 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4248 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4249 SH_PFC_PIN_GROUP(msiof1_rx_b),
4250 SH_PFC_PIN_GROUP(msiof1_tx_b),
4251 SH_PFC_PIN_GROUP(msiof2_clk),
4252 SH_PFC_PIN_GROUP(msiof2_sync),
4253 SH_PFC_PIN_GROUP(msiof2_ss1),
4254 SH_PFC_PIN_GROUP(msiof2_ss2),
4255 SH_PFC_PIN_GROUP(msiof2_rx),
4256 SH_PFC_PIN_GROUP(msiof2_tx),
4257 SH_PFC_PIN_GROUP(msiof3_clk),
4258 SH_PFC_PIN_GROUP(msiof3_sync),
4259 SH_PFC_PIN_GROUP(msiof3_ss1),
4260 SH_PFC_PIN_GROUP(msiof3_ss2),
4261 SH_PFC_PIN_GROUP(msiof3_rx),
4262 SH_PFC_PIN_GROUP(msiof3_tx),
4263 SH_PFC_PIN_GROUP(msiof3_clk_b),
4264 SH_PFC_PIN_GROUP(msiof3_sync_b),
4265 SH_PFC_PIN_GROUP(msiof3_rx_b),
4266 SH_PFC_PIN_GROUP(msiof3_tx_b),
4267 SH_PFC_PIN_GROUP(pwm0),
4268 SH_PFC_PIN_GROUP(pwm0_b),
4269 SH_PFC_PIN_GROUP(pwm1),
4270 SH_PFC_PIN_GROUP(pwm1_b),
4271 SH_PFC_PIN_GROUP(pwm2),
4272 SH_PFC_PIN_GROUP(pwm3),
4273 SH_PFC_PIN_GROUP(pwm4),
4274 SH_PFC_PIN_GROUP(pwm5),
4275 SH_PFC_PIN_GROUP(pwm6),
4276 SH_PFC_PIN_GROUP(qspi_ctrl),
4277 SH_PFC_PIN_GROUP(qspi_data2),
4278 SH_PFC_PIN_GROUP(qspi_data4),
4279 SH_PFC_PIN_GROUP(scif0_data),
4280 SH_PFC_PIN_GROUP(scif0_clk),
4281 SH_PFC_PIN_GROUP(scif0_ctrl),
4282 SH_PFC_PIN_GROUP(scif0_data_b),
4283 SH_PFC_PIN_GROUP(scif1_data),
4284 SH_PFC_PIN_GROUP(scif1_clk),
4285 SH_PFC_PIN_GROUP(scif1_ctrl),
4286 SH_PFC_PIN_GROUP(scif1_data_b),
4287 SH_PFC_PIN_GROUP(scif1_data_c),
4288 SH_PFC_PIN_GROUP(scif1_data_d),
4289 SH_PFC_PIN_GROUP(scif1_clk_d),
4290 SH_PFC_PIN_GROUP(scif1_data_e),
4291 SH_PFC_PIN_GROUP(scif1_clk_e),
4292 SH_PFC_PIN_GROUP(scif2_data),
4293 SH_PFC_PIN_GROUP(scif2_clk),
4294 SH_PFC_PIN_GROUP(scif2_data_b),
4295 SH_PFC_PIN_GROUP(scifa0_data),
4296 SH_PFC_PIN_GROUP(scifa0_clk),
4297 SH_PFC_PIN_GROUP(scifa0_ctrl),
4298 SH_PFC_PIN_GROUP(scifa0_data_b),
4299 SH_PFC_PIN_GROUP(scifa0_clk_b),
4300 SH_PFC_PIN_GROUP(scifa0_ctrl_b),
4301 SH_PFC_PIN_GROUP(scifa1_data),
4302 SH_PFC_PIN_GROUP(scifa1_clk),
4303 SH_PFC_PIN_GROUP(scifa1_ctrl),
4304 SH_PFC_PIN_GROUP(scifa1_data_b),
4305 SH_PFC_PIN_GROUP(scifa1_clk_b),
4306 SH_PFC_PIN_GROUP(scifa1_ctrl_b),
4307 SH_PFC_PIN_GROUP(scifa1_data_c),
4308 SH_PFC_PIN_GROUP(scifa1_clk_c),
4309 SH_PFC_PIN_GROUP(scifa1_ctrl_c),
4310 SH_PFC_PIN_GROUP(scifa1_data_d),
4311 SH_PFC_PIN_GROUP(scifa1_clk_d),
4312 SH_PFC_PIN_GROUP(scifa1_ctrl_d),
4313 SH_PFC_PIN_GROUP(scifa2_data),
4314 SH_PFC_PIN_GROUP(scifa2_clk),
4315 SH_PFC_PIN_GROUP(scifa2_ctrl),
4316 SH_PFC_PIN_GROUP(scifa2_data_b),
4317 SH_PFC_PIN_GROUP(scifa2_data_c),
4318 SH_PFC_PIN_GROUP(scifa2_clk_c),
4319 SH_PFC_PIN_GROUP(scifb0_data),
4320 SH_PFC_PIN_GROUP(scifb0_clk),
4321 SH_PFC_PIN_GROUP(scifb0_ctrl),
4322 SH_PFC_PIN_GROUP(scifb0_data_b),
4323 SH_PFC_PIN_GROUP(scifb0_clk_b),
4324 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4325 SH_PFC_PIN_GROUP(scifb0_data_c),
4326 SH_PFC_PIN_GROUP(scifb1_data),
4327 SH_PFC_PIN_GROUP(scifb1_clk),
4328 SH_PFC_PIN_GROUP(scifb1_ctrl),
4329 SH_PFC_PIN_GROUP(scifb1_data_b),
4330 SH_PFC_PIN_GROUP(scifb1_clk_b),
4331 SH_PFC_PIN_GROUP(scifb1_ctrl_b),
4332 SH_PFC_PIN_GROUP(scifb1_data_c),
4333 SH_PFC_PIN_GROUP(scifb1_data_d),
4334 SH_PFC_PIN_GROUP(scifb1_data_e),
4335 SH_PFC_PIN_GROUP(scifb1_clk_e),
4336 SH_PFC_PIN_GROUP(scifb1_data_f),
4337 SH_PFC_PIN_GROUP(scifb1_data_g),
4338 SH_PFC_PIN_GROUP(scifb1_clk_g),
4339 SH_PFC_PIN_GROUP(scifb2_data),
4340 SH_PFC_PIN_GROUP(scifb2_clk),
4341 SH_PFC_PIN_GROUP(scifb2_ctrl),
4342 SH_PFC_PIN_GROUP(scifb2_data_b),
4343 SH_PFC_PIN_GROUP(scifb2_clk_b),
4344 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4345 SH_PFC_PIN_GROUP(scifb2_data_c),
4346 SH_PFC_PIN_GROUP(scif_clk),
4347 SH_PFC_PIN_GROUP(scif_clk_b),
4348 SH_PFC_PIN_GROUP(sdhi0_data1),
4349 SH_PFC_PIN_GROUP(sdhi0_data4),
4350 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4351 SH_PFC_PIN_GROUP(sdhi0_cd),
4352 SH_PFC_PIN_GROUP(sdhi0_wp),
4353 SH_PFC_PIN_GROUP(sdhi1_data1),
4354 SH_PFC_PIN_GROUP(sdhi1_data4),
4355 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4356 SH_PFC_PIN_GROUP(sdhi1_cd),
4357 SH_PFC_PIN_GROUP(sdhi1_wp),
4358 SH_PFC_PIN_GROUP(sdhi2_data1),
4359 SH_PFC_PIN_GROUP(sdhi2_data4),
4360 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4361 SH_PFC_PIN_GROUP(sdhi2_cd),
4362 SH_PFC_PIN_GROUP(sdhi2_wp),
4363 SH_PFC_PIN_GROUP(sdhi3_data1),
4364 SH_PFC_PIN_GROUP(sdhi3_data4),
4365 SH_PFC_PIN_GROUP(sdhi3_ctrl),
4366 SH_PFC_PIN_GROUP(sdhi3_cd),
4367 SH_PFC_PIN_GROUP(sdhi3_wp),
4368 SH_PFC_PIN_GROUP(ssi0_data),
4369 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4370 SH_PFC_PIN_GROUP(ssi1_data),
4371 SH_PFC_PIN_GROUP(ssi1_ctrl),
4372 SH_PFC_PIN_GROUP(ssi2_data),
4373 SH_PFC_PIN_GROUP(ssi2_ctrl),
4374 SH_PFC_PIN_GROUP(ssi3_data),
4375 SH_PFC_PIN_GROUP(ssi34_ctrl),
4376 SH_PFC_PIN_GROUP(ssi4_data),
4377 SH_PFC_PIN_GROUP(ssi4_ctrl),
4378 SH_PFC_PIN_GROUP(ssi5),
4379 SH_PFC_PIN_GROUP(ssi5_b),
4380 SH_PFC_PIN_GROUP(ssi5_c),
4381 SH_PFC_PIN_GROUP(ssi6),
4382 SH_PFC_PIN_GROUP(ssi6_b),
4383 SH_PFC_PIN_GROUP(ssi7_data),
4384 SH_PFC_PIN_GROUP(ssi7_b_data),
4385 SH_PFC_PIN_GROUP(ssi7_c_data),
4386 SH_PFC_PIN_GROUP(ssi78_ctrl),
4387 SH_PFC_PIN_GROUP(ssi78_b_ctrl),
4388 SH_PFC_PIN_GROUP(ssi78_c_ctrl),
4389 SH_PFC_PIN_GROUP(ssi8_data),
4390 SH_PFC_PIN_GROUP(ssi8_b_data),
4391 SH_PFC_PIN_GROUP(ssi8_c_data),
4392 SH_PFC_PIN_GROUP(ssi9_data),
4393 SH_PFC_PIN_GROUP(ssi9_ctrl),
4394 SH_PFC_PIN_GROUP(tpu0_to0),
4395 SH_PFC_PIN_GROUP(tpu0_to1),
4396 SH_PFC_PIN_GROUP(tpu0_to2),
4397 SH_PFC_PIN_GROUP(tpu0_to3),
4398 SH_PFC_PIN_GROUP(usb0),
4399 SH_PFC_PIN_GROUP(usb0_ovc_vbus),
4400 SH_PFC_PIN_GROUP(usb1),
4401 SH_PFC_PIN_GROUP(usb1_pwen),
4402 SH_PFC_PIN_GROUP(usb2),
4403 VIN_DATA_PIN_GROUP(vin0_data, 24),
4404 VIN_DATA_PIN_GROUP(vin0_data, 20),
4405 SH_PFC_PIN_GROUP(vin0_data18),
4406 VIN_DATA_PIN_GROUP(vin0_data, 16),
4407 VIN_DATA_PIN_GROUP(vin0_data, 12),
4408 VIN_DATA_PIN_GROUP(vin0_data, 10),
4409 VIN_DATA_PIN_GROUP(vin0_data, 8),
4410 VIN_DATA_PIN_GROUP(vin0_data, 4),
4411 SH_PFC_PIN_GROUP(vin0_sync),
4412 SH_PFC_PIN_GROUP(vin0_field),
4413 SH_PFC_PIN_GROUP(vin0_clkenb),
4414 SH_PFC_PIN_GROUP(vin0_clk),
4415 VIN_DATA_PIN_GROUP(vin1_data, 24),
4416 VIN_DATA_PIN_GROUP(vin1_data, 20),
4417 SH_PFC_PIN_GROUP(vin1_data18),
4418 VIN_DATA_PIN_GROUP(vin1_data, 16),
4419 VIN_DATA_PIN_GROUP(vin1_data, 12),
4420 VIN_DATA_PIN_GROUP(vin1_data, 10),
4421 VIN_DATA_PIN_GROUP(vin1_data, 8),
4422 VIN_DATA_PIN_GROUP(vin1_data, 4),
4423 VIN_DATA_PIN_GROUP(vin1_data, 24, _b),
4424 VIN_DATA_PIN_GROUP(vin1_data, 20, _b),
4425 SH_PFC_PIN_GROUP(vin1_data18_b),
4426 VIN_DATA_PIN_GROUP(vin1_data, 16, _b),
4427 VIN_DATA_PIN_GROUP(vin1_data, 12, _b),
4428 VIN_DATA_PIN_GROUP(vin1_data, 10, _b),
4429 VIN_DATA_PIN_GROUP(vin1_data, 8, _b),
4430 VIN_DATA_PIN_GROUP(vin1_data, 4, _b),
4431 SH_PFC_PIN_GROUP(vin1_sync),
4432 SH_PFC_PIN_GROUP(vin1_sync_b),
4433 SH_PFC_PIN_GROUP(vin1_field),
4434 SH_PFC_PIN_GROUP(vin1_field_b),
4435 SH_PFC_PIN_GROUP(vin1_clkenb),
4436 SH_PFC_PIN_GROUP(vin1_clkenb_b),
4437 SH_PFC_PIN_GROUP(vin1_clk),
4438 SH_PFC_PIN_GROUP(vin1_clk_b),
4439 VIN_DATA_PIN_GROUP(vin2_data, 24),
4440 SH_PFC_PIN_GROUP(vin2_data18),
4441 VIN_DATA_PIN_GROUP(vin2_data, 16),
4442 VIN_DATA_PIN_GROUP(vin2_data, 8),
4443 VIN_DATA_PIN_GROUP(vin2_data, 4),
4444 SH_PFC_PIN_GROUP(vin2_g8),
4445 SH_PFC_PIN_GROUP(vin2_sync),
4446 SH_PFC_PIN_GROUP(vin2_field),
4447 SH_PFC_PIN_GROUP(vin2_clkenb),
4448 SH_PFC_PIN_GROUP(vin2_clk),
4449 SH_PFC_PIN_GROUP(vin3_data8),
4450 SH_PFC_PIN_GROUP(vin3_sync),
4451 SH_PFC_PIN_GROUP(vin3_field),
4452 SH_PFC_PIN_GROUP(vin3_clkenb),
4453 SH_PFC_PIN_GROUP(vin3_clk),
4454 },
4455#ifdef CONFIG_PINCTRL_PFC_R8A7790
4456 .automotive = {
4457 SH_PFC_PIN_GROUP(mlb_3pin),
4458 }
4459#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
Marek Vasutc40f2d62018-01-17 22:18:59 +01004460};
4461
4462static const char * const audio_clk_groups[] = {
4463 "audio_clk_a",
4464 "audio_clk_b",
4465 "audio_clk_c",
4466 "audio_clkout",
4467 "audio_clkout_b",
4468 "audio_clkout_c",
4469 "audio_clkout_d",
4470};
4471
4472static const char * const avb_groups[] = {
4473 "avb_link",
4474 "avb_magic",
4475 "avb_phy_int",
4476 "avb_mdio",
4477 "avb_mii",
4478 "avb_gmii",
4479};
4480
Marek Vasut0e8e9892021-04-26 22:04:11 +02004481static const char * const can0_groups[] = {
4482 "can0_data",
4483 "can0_data_b",
4484 "can0_data_c",
4485 "can0_data_d",
4486};
4487
4488static const char * const can1_groups[] = {
4489 "can1_data",
4490 "can1_data_b",
4491};
4492
4493static const char * const can_clk_groups[] = {
4494 "can_clk",
4495 "can_clk_b",
4496};
4497
Marek Vasutc40f2d62018-01-17 22:18:59 +01004498static const char * const du_groups[] = {
4499 "du_rgb666",
4500 "du_rgb888",
4501 "du_clk_out_0",
4502 "du_clk_out_1",
4503 "du_sync_0",
4504 "du_sync_1",
4505 "du_cde",
4506};
4507
4508static const char * const du0_groups[] = {
4509 "du0_clk_in",
4510};
4511
4512static const char * const du1_groups[] = {
4513 "du1_clk_in",
4514};
4515
4516static const char * const du2_groups[] = {
4517 "du2_clk_in",
4518};
4519
4520static const char * const eth_groups[] = {
4521 "eth_link",
4522 "eth_magic",
4523 "eth_mdio",
4524 "eth_rmii",
4525};
4526
4527static const char * const hscif0_groups[] = {
4528 "hscif0_data",
4529 "hscif0_clk",
4530 "hscif0_ctrl",
4531 "hscif0_data_b",
4532 "hscif0_ctrl_b",
4533 "hscif0_data_c",
4534 "hscif0_ctrl_c",
4535 "hscif0_data_d",
4536 "hscif0_ctrl_d",
4537 "hscif0_data_e",
4538 "hscif0_ctrl_e",
4539 "hscif0_data_f",
4540 "hscif0_ctrl_f",
4541};
4542
4543static const char * const hscif1_groups[] = {
4544 "hscif1_data",
4545 "hscif1_clk",
4546 "hscif1_ctrl",
4547 "hscif1_data_b",
4548 "hscif1_clk_b",
4549 "hscif1_ctrl_b",
4550};
4551
4552static const char * const i2c0_groups[] = {
4553 "i2c0",
4554};
4555
4556static const char * const i2c1_groups[] = {
4557 "i2c1",
4558 "i2c1_b",
4559 "i2c1_c",
4560};
4561
4562static const char * const i2c2_groups[] = {
4563 "i2c2",
4564 "i2c2_b",
4565 "i2c2_c",
4566 "i2c2_d",
4567 "i2c2_e",
4568};
4569
4570static const char * const i2c3_groups[] = {
4571 "i2c3",
4572};
4573
4574static const char * const iic0_groups[] = {
4575 "iic0",
4576};
4577
4578static const char * const iic1_groups[] = {
4579 "iic1",
4580 "iic1_b",
4581 "iic1_c",
4582};
4583
4584static const char * const iic2_groups[] = {
4585 "iic2",
4586 "iic2_b",
4587 "iic2_c",
4588 "iic2_d",
4589 "iic2_e",
4590};
4591
4592static const char * const iic3_groups[] = {
4593 "iic3",
4594};
4595
4596static const char * const intc_groups[] = {
4597 "intc_irq0",
4598 "intc_irq1",
4599 "intc_irq2",
4600 "intc_irq3",
4601};
4602
Marek Vasut0e8e9892021-04-26 22:04:11 +02004603#ifdef CONFIG_PINCTRL_PFC_R8A7790
Marek Vasutc40f2d62018-01-17 22:18:59 +01004604static const char * const mlb_groups[] = {
4605 "mlb_3pin",
4606};
Marek Vasut0e8e9892021-04-26 22:04:11 +02004607#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
Marek Vasutc40f2d62018-01-17 22:18:59 +01004608
4609static const char * const mmc0_groups[] = {
4610 "mmc0_data1",
4611 "mmc0_data4",
4612 "mmc0_data8",
4613 "mmc0_ctrl",
4614};
4615
4616static const char * const mmc1_groups[] = {
4617 "mmc1_data1",
4618 "mmc1_data4",
4619 "mmc1_data8",
4620 "mmc1_ctrl",
4621};
4622
4623static const char * const msiof0_groups[] = {
4624 "msiof0_clk",
4625 "msiof0_sync",
4626 "msiof0_ss1",
4627 "msiof0_ss2",
4628 "msiof0_rx",
4629 "msiof0_tx",
4630 "msiof0_clk_b",
4631 "msiof0_ss1_b",
4632 "msiof0_ss2_b",
4633 "msiof0_rx_b",
4634 "msiof0_tx_b",
4635};
4636
4637static const char * const msiof1_groups[] = {
4638 "msiof1_clk",
4639 "msiof1_sync",
4640 "msiof1_ss1",
4641 "msiof1_ss2",
4642 "msiof1_rx",
4643 "msiof1_tx",
4644 "msiof1_clk_b",
4645 "msiof1_ss1_b",
4646 "msiof1_ss2_b",
4647 "msiof1_rx_b",
4648 "msiof1_tx_b",
4649};
4650
4651static const char * const msiof2_groups[] = {
4652 "msiof2_clk",
4653 "msiof2_sync",
4654 "msiof2_ss1",
4655 "msiof2_ss2",
4656 "msiof2_rx",
4657 "msiof2_tx",
4658};
4659
4660static const char * const msiof3_groups[] = {
4661 "msiof3_clk",
4662 "msiof3_sync",
4663 "msiof3_ss1",
4664 "msiof3_ss2",
4665 "msiof3_rx",
4666 "msiof3_tx",
4667 "msiof3_clk_b",
4668 "msiof3_sync_b",
4669 "msiof3_rx_b",
4670 "msiof3_tx_b",
4671};
4672
4673static const char * const pwm0_groups[] = {
4674 "pwm0",
4675 "pwm0_b",
4676};
4677
4678static const char * const pwm1_groups[] = {
4679 "pwm1",
4680 "pwm1_b",
4681};
4682
4683static const char * const pwm2_groups[] = {
4684 "pwm2",
4685};
4686
4687static const char * const pwm3_groups[] = {
4688 "pwm3",
4689};
4690
4691static const char * const pwm4_groups[] = {
4692 "pwm4",
4693};
4694
4695static const char * const pwm5_groups[] = {
4696 "pwm5",
4697};
4698
4699static const char * const pwm6_groups[] = {
4700 "pwm6",
4701};
4702
4703static const char * const qspi_groups[] = {
4704 "qspi_ctrl",
4705 "qspi_data2",
4706 "qspi_data4",
4707};
4708
4709static const char * const scif0_groups[] = {
4710 "scif0_data",
4711 "scif0_clk",
4712 "scif0_ctrl",
4713 "scif0_data_b",
4714};
4715
4716static const char * const scif1_groups[] = {
4717 "scif1_data",
4718 "scif1_clk",
4719 "scif1_ctrl",
4720 "scif1_data_b",
4721 "scif1_data_c",
4722 "scif1_data_d",
4723 "scif1_clk_d",
4724 "scif1_data_e",
4725 "scif1_clk_e",
4726};
4727
4728static const char * const scif2_groups[] = {
4729 "scif2_data",
4730 "scif2_clk",
4731 "scif2_data_b",
4732};
4733
4734static const char * const scifa0_groups[] = {
4735 "scifa0_data",
4736 "scifa0_clk",
4737 "scifa0_ctrl",
4738 "scifa0_data_b",
4739 "scifa0_clk_b",
4740 "scifa0_ctrl_b",
4741};
4742
4743static const char * const scifa1_groups[] = {
4744 "scifa1_data",
4745 "scifa1_clk",
4746 "scifa1_ctrl",
4747 "scifa1_data_b",
4748 "scifa1_clk_b",
4749 "scifa1_ctrl_b",
4750 "scifa1_data_c",
4751 "scifa1_clk_c",
4752 "scifa1_ctrl_c",
4753 "scifa1_data_d",
4754 "scifa1_clk_d",
4755 "scifa1_ctrl_d",
4756};
4757
4758static const char * const scifa2_groups[] = {
4759 "scifa2_data",
4760 "scifa2_clk",
4761 "scifa2_ctrl",
4762 "scifa2_data_b",
4763 "scifa2_data_c",
4764 "scifa2_clk_c",
4765};
4766
4767static const char * const scifb0_groups[] = {
4768 "scifb0_data",
4769 "scifb0_clk",
4770 "scifb0_ctrl",
4771 "scifb0_data_b",
4772 "scifb0_clk_b",
4773 "scifb0_ctrl_b",
4774 "scifb0_data_c",
4775};
4776
4777static const char * const scifb1_groups[] = {
4778 "scifb1_data",
4779 "scifb1_clk",
4780 "scifb1_ctrl",
4781 "scifb1_data_b",
4782 "scifb1_clk_b",
4783 "scifb1_ctrl_b",
4784 "scifb1_data_c",
4785 "scifb1_data_d",
4786 "scifb1_data_e",
4787 "scifb1_clk_e",
4788 "scifb1_data_f",
4789 "scifb1_data_g",
4790 "scifb1_clk_g",
4791};
4792
4793static const char * const scifb2_groups[] = {
4794 "scifb2_data",
4795 "scifb2_clk",
4796 "scifb2_ctrl",
4797 "scifb2_data_b",
4798 "scifb2_clk_b",
4799 "scifb2_ctrl_b",
4800 "scifb2_data_c",
4801};
4802
4803static const char * const scif_clk_groups[] = {
4804 "scif_clk",
4805 "scif_clk_b",
4806};
4807
4808static const char * const sdhi0_groups[] = {
4809 "sdhi0_data1",
4810 "sdhi0_data4",
4811 "sdhi0_ctrl",
4812 "sdhi0_cd",
4813 "sdhi0_wp",
4814};
4815
4816static const char * const sdhi1_groups[] = {
4817 "sdhi1_data1",
4818 "sdhi1_data4",
4819 "sdhi1_ctrl",
4820 "sdhi1_cd",
4821 "sdhi1_wp",
4822};
4823
4824static const char * const sdhi2_groups[] = {
4825 "sdhi2_data1",
4826 "sdhi2_data4",
4827 "sdhi2_ctrl",
4828 "sdhi2_cd",
4829 "sdhi2_wp",
4830};
4831
4832static const char * const sdhi3_groups[] = {
4833 "sdhi3_data1",
4834 "sdhi3_data4",
4835 "sdhi3_ctrl",
4836 "sdhi3_cd",
4837 "sdhi3_wp",
4838};
4839
4840static const char * const ssi_groups[] = {
4841 "ssi0_data",
4842 "ssi0129_ctrl",
4843 "ssi1_data",
4844 "ssi1_ctrl",
4845 "ssi2_data",
4846 "ssi2_ctrl",
4847 "ssi3_data",
4848 "ssi34_ctrl",
4849 "ssi4_data",
4850 "ssi4_ctrl",
4851 "ssi5",
4852 "ssi5_b",
4853 "ssi5_c",
4854 "ssi6",
4855 "ssi6_b",
4856 "ssi7_data",
4857 "ssi7_b_data",
4858 "ssi7_c_data",
4859 "ssi78_ctrl",
4860 "ssi78_b_ctrl",
4861 "ssi78_c_ctrl",
4862 "ssi8_data",
4863 "ssi8_b_data",
4864 "ssi8_c_data",
4865 "ssi9_data",
4866 "ssi9_ctrl",
4867};
4868
4869static const char * const tpu0_groups[] = {
4870 "tpu0_to0",
4871 "tpu0_to1",
4872 "tpu0_to2",
4873 "tpu0_to3",
4874};
4875
4876static const char * const usb0_groups[] = {
4877 "usb0",
4878 "usb0_ovc_vbus",
4879};
4880
4881static const char * const usb1_groups[] = {
4882 "usb1",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004883 "usb1_pwen",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004884};
4885
4886static const char * const usb2_groups[] = {
4887 "usb2",
4888};
4889
4890static const char * const vin0_groups[] = {
4891 "vin0_data24",
4892 "vin0_data20",
4893 "vin0_data18",
4894 "vin0_data16",
4895 "vin0_data12",
4896 "vin0_data10",
4897 "vin0_data8",
4898 "vin0_data4",
4899 "vin0_sync",
4900 "vin0_field",
4901 "vin0_clkenb",
4902 "vin0_clk",
4903};
4904
4905static const char * const vin1_groups[] = {
4906 "vin1_data24",
4907 "vin1_data20",
4908 "vin1_data18",
4909 "vin1_data16",
4910 "vin1_data12",
4911 "vin1_data10",
4912 "vin1_data8",
4913 "vin1_data4",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004914 "vin1_data24_b",
4915 "vin1_data20_b",
4916 "vin1_data18_b",
4917 "vin1_data16_b",
4918 "vin1_data12_b",
4919 "vin1_data10_b",
4920 "vin1_data8_b",
4921 "vin1_data4_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004922 "vin1_sync",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004923 "vin1_sync_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004924 "vin1_field",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004925 "vin1_field_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004926 "vin1_clkenb",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004927 "vin1_clkenb_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004928 "vin1_clk",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004929 "vin1_clk_b",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004930};
4931
4932static const char * const vin2_groups[] = {
4933 "vin2_data24",
4934 "vin2_data18",
4935 "vin2_data16",
4936 "vin2_data8",
4937 "vin2_data4",
Marek Vasut0e8e9892021-04-26 22:04:11 +02004938 "vin2_g8",
Marek Vasutc40f2d62018-01-17 22:18:59 +01004939 "vin2_sync",
4940 "vin2_field",
4941 "vin2_clkenb",
4942 "vin2_clk",
4943};
4944
4945static const char * const vin3_groups[] = {
4946 "vin3_data8",
4947 "vin3_sync",
4948 "vin3_field",
4949 "vin3_clkenb",
4950 "vin3_clk",
4951};
4952
Marek Vasut0e8e9892021-04-26 22:04:11 +02004953static const struct {
4954 struct sh_pfc_function common[58];
4955#ifdef CONFIG_PINCTRL_PFC_R8A7790
4956 struct sh_pfc_function automotive[1];
4957#endif
4958} pinmux_functions = {
4959 .common = {
4960 SH_PFC_FUNCTION(audio_clk),
4961 SH_PFC_FUNCTION(avb),
4962 SH_PFC_FUNCTION(du),
4963 SH_PFC_FUNCTION(can0),
4964 SH_PFC_FUNCTION(can1),
4965 SH_PFC_FUNCTION(can_clk),
4966 SH_PFC_FUNCTION(du0),
4967 SH_PFC_FUNCTION(du1),
4968 SH_PFC_FUNCTION(du2),
4969 SH_PFC_FUNCTION(eth),
4970 SH_PFC_FUNCTION(hscif0),
4971 SH_PFC_FUNCTION(hscif1),
4972 SH_PFC_FUNCTION(i2c0),
4973 SH_PFC_FUNCTION(i2c1),
4974 SH_PFC_FUNCTION(i2c2),
4975 SH_PFC_FUNCTION(i2c3),
4976 SH_PFC_FUNCTION(iic0),
4977 SH_PFC_FUNCTION(iic1),
4978 SH_PFC_FUNCTION(iic2),
4979 SH_PFC_FUNCTION(iic3),
4980 SH_PFC_FUNCTION(intc),
4981 SH_PFC_FUNCTION(mmc0),
4982 SH_PFC_FUNCTION(mmc1),
4983 SH_PFC_FUNCTION(msiof0),
4984 SH_PFC_FUNCTION(msiof1),
4985 SH_PFC_FUNCTION(msiof2),
4986 SH_PFC_FUNCTION(msiof3),
4987 SH_PFC_FUNCTION(pwm0),
4988 SH_PFC_FUNCTION(pwm1),
4989 SH_PFC_FUNCTION(pwm2),
4990 SH_PFC_FUNCTION(pwm3),
4991 SH_PFC_FUNCTION(pwm4),
4992 SH_PFC_FUNCTION(pwm5),
4993 SH_PFC_FUNCTION(pwm6),
4994 SH_PFC_FUNCTION(qspi),
4995 SH_PFC_FUNCTION(scif0),
4996 SH_PFC_FUNCTION(scif1),
4997 SH_PFC_FUNCTION(scif2),
4998 SH_PFC_FUNCTION(scifa0),
4999 SH_PFC_FUNCTION(scifa1),
5000 SH_PFC_FUNCTION(scifa2),
5001 SH_PFC_FUNCTION(scifb0),
5002 SH_PFC_FUNCTION(scifb1),
5003 SH_PFC_FUNCTION(scifb2),
5004 SH_PFC_FUNCTION(scif_clk),
5005 SH_PFC_FUNCTION(sdhi0),
5006 SH_PFC_FUNCTION(sdhi1),
5007 SH_PFC_FUNCTION(sdhi2),
5008 SH_PFC_FUNCTION(sdhi3),
5009 SH_PFC_FUNCTION(ssi),
5010 SH_PFC_FUNCTION(tpu0),
5011 SH_PFC_FUNCTION(usb0),
5012 SH_PFC_FUNCTION(usb1),
5013 SH_PFC_FUNCTION(usb2),
5014 SH_PFC_FUNCTION(vin0),
5015 SH_PFC_FUNCTION(vin1),
5016 SH_PFC_FUNCTION(vin2),
5017 SH_PFC_FUNCTION(vin3),
5018 },
5019#ifdef CONFIG_PINCTRL_PFC_R8A7790
5020 .automotive = {
5021 SH_PFC_FUNCTION(mlb),
5022 }
5023#endif /* CONFIG_PINCTRL_PFC_R8A7790 */
Marek Vasutc40f2d62018-01-17 22:18:59 +01005024};
5025
5026static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005027 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005028 GP_0_31_FN, FN_IP3_17_15,
5029 GP_0_30_FN, FN_IP3_14_12,
5030 GP_0_29_FN, FN_IP3_11_8,
5031 GP_0_28_FN, FN_IP3_7_4,
5032 GP_0_27_FN, FN_IP3_3_0,
5033 GP_0_26_FN, FN_IP2_28_26,
5034 GP_0_25_FN, FN_IP2_25_22,
5035 GP_0_24_FN, FN_IP2_21_18,
5036 GP_0_23_FN, FN_IP2_17_15,
5037 GP_0_22_FN, FN_IP2_14_12,
5038 GP_0_21_FN, FN_IP2_11_9,
5039 GP_0_20_FN, FN_IP2_8_6,
5040 GP_0_19_FN, FN_IP2_5_3,
5041 GP_0_18_FN, FN_IP2_2_0,
5042 GP_0_17_FN, FN_IP1_29_28,
5043 GP_0_16_FN, FN_IP1_27_26,
5044 GP_0_15_FN, FN_IP1_25_22,
5045 GP_0_14_FN, FN_IP1_21_18,
5046 GP_0_13_FN, FN_IP1_17_15,
5047 GP_0_12_FN, FN_IP1_14_12,
5048 GP_0_11_FN, FN_IP1_11_8,
5049 GP_0_10_FN, FN_IP1_7_4,
5050 GP_0_9_FN, FN_IP1_3_0,
5051 GP_0_8_FN, FN_IP0_30_27,
5052 GP_0_7_FN, FN_IP0_26_23,
5053 GP_0_6_FN, FN_IP0_22_20,
5054 GP_0_5_FN, FN_IP0_19_16,
5055 GP_0_4_FN, FN_IP0_15_12,
5056 GP_0_3_FN, FN_IP0_11_9,
5057 GP_0_2_FN, FN_IP0_8_6,
5058 GP_0_1_FN, FN_IP0_5_3,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005059 GP_0_0_FN, FN_IP0_2_0 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005060 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005061 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005062 0, 0,
5063 0, 0,
5064 GP_1_29_FN, FN_IP6_13_11,
5065 GP_1_28_FN, FN_IP6_10_9,
5066 GP_1_27_FN, FN_IP6_8_6,
5067 GP_1_26_FN, FN_IP6_5_3,
5068 GP_1_25_FN, FN_IP6_2_0,
5069 GP_1_24_FN, FN_IP5_29_27,
5070 GP_1_23_FN, FN_IP5_26_24,
5071 GP_1_22_FN, FN_IP5_23_21,
5072 GP_1_21_FN, FN_IP5_20_18,
5073 GP_1_20_FN, FN_IP5_17_15,
5074 GP_1_19_FN, FN_IP5_14_13,
5075 GP_1_18_FN, FN_IP5_12_10,
5076 GP_1_17_FN, FN_IP5_9_6,
5077 GP_1_16_FN, FN_IP5_5_3,
5078 GP_1_15_FN, FN_IP5_2_0,
5079 GP_1_14_FN, FN_IP4_29_27,
5080 GP_1_13_FN, FN_IP4_26_24,
5081 GP_1_12_FN, FN_IP4_23_21,
5082 GP_1_11_FN, FN_IP4_20_18,
5083 GP_1_10_FN, FN_IP4_17_15,
5084 GP_1_9_FN, FN_IP4_14_12,
5085 GP_1_8_FN, FN_IP4_11_9,
5086 GP_1_7_FN, FN_IP4_8_6,
5087 GP_1_6_FN, FN_IP4_5_3,
5088 GP_1_5_FN, FN_IP4_2_0,
5089 GP_1_4_FN, FN_IP3_31_29,
5090 GP_1_3_FN, FN_IP3_28_26,
5091 GP_1_2_FN, FN_IP3_25_23,
5092 GP_1_1_FN, FN_IP3_22_20,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005093 GP_1_0_FN, FN_IP3_19_18, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005094 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005095 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005096 0, 0,
5097 0, 0,
5098 GP_2_29_FN, FN_IP7_15_13,
5099 GP_2_28_FN, FN_IP7_12_10,
5100 GP_2_27_FN, FN_IP7_9_8,
5101 GP_2_26_FN, FN_IP7_7_6,
5102 GP_2_25_FN, FN_IP7_5_3,
5103 GP_2_24_FN, FN_IP7_2_0,
5104 GP_2_23_FN, FN_IP6_31_29,
5105 GP_2_22_FN, FN_IP6_28_26,
5106 GP_2_21_FN, FN_IP6_25_23,
5107 GP_2_20_FN, FN_IP6_22_20,
5108 GP_2_19_FN, FN_IP6_19_17,
5109 GP_2_18_FN, FN_IP6_16_14,
5110 GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
5111 GP_2_16_FN, FN_IP8_27,
5112 GP_2_15_FN, FN_IP8_26,
5113 GP_2_14_FN, FN_IP8_25_24,
5114 GP_2_13_FN, FN_IP8_23_22,
5115 GP_2_12_FN, FN_IP8_21_20,
5116 GP_2_11_FN, FN_IP8_19_18,
5117 GP_2_10_FN, FN_IP8_17_16,
5118 GP_2_9_FN, FN_IP8_15_14,
5119 GP_2_8_FN, FN_IP8_13_12,
5120 GP_2_7_FN, FN_IP8_11_10,
5121 GP_2_6_FN, FN_IP8_9_8,
5122 GP_2_5_FN, FN_IP8_7_6,
5123 GP_2_4_FN, FN_IP8_5_4,
5124 GP_2_3_FN, FN_IP8_3_2,
5125 GP_2_2_FN, FN_IP8_1_0,
5126 GP_2_1_FN, FN_IP7_30_29,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005127 GP_2_0_FN, FN_IP7_28_27 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005128 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005129 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005130 GP_3_31_FN, FN_IP11_21_18,
5131 GP_3_30_FN, FN_IP11_17_15,
5132 GP_3_29_FN, FN_IP11_14_13,
5133 GP_3_28_FN, FN_IP11_12_11,
5134 GP_3_27_FN, FN_IP11_10_9,
5135 GP_3_26_FN, FN_IP11_8_7,
5136 GP_3_25_FN, FN_IP11_6_5,
5137 GP_3_24_FN, FN_IP11_4,
5138 GP_3_23_FN, FN_IP11_3_0,
5139 GP_3_22_FN, FN_IP10_29_26,
5140 GP_3_21_FN, FN_IP10_25_23,
5141 GP_3_20_FN, FN_IP10_22_19,
5142 GP_3_19_FN, FN_IP10_18_15,
5143 GP_3_18_FN, FN_IP10_14_11,
5144 GP_3_17_FN, FN_IP10_10_7,
5145 GP_3_16_FN, FN_IP10_6_4,
5146 GP_3_15_FN, FN_IP10_3_0,
5147 GP_3_14_FN, FN_IP9_31_28,
5148 GP_3_13_FN, FN_IP9_27_26,
5149 GP_3_12_FN, FN_IP9_25_24,
5150 GP_3_11_FN, FN_IP9_23_22,
5151 GP_3_10_FN, FN_IP9_21_20,
5152 GP_3_9_FN, FN_IP9_19_18,
5153 GP_3_8_FN, FN_IP9_17_16,
5154 GP_3_7_FN, FN_IP9_15_12,
5155 GP_3_6_FN, FN_IP9_11_8,
5156 GP_3_5_FN, FN_IP9_7_6,
5157 GP_3_4_FN, FN_IP9_5_4,
5158 GP_3_3_FN, FN_IP9_3_2,
5159 GP_3_2_FN, FN_IP9_1_0,
5160 GP_3_1_FN, FN_IP8_30_29,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005161 GP_3_0_FN, FN_IP8_28 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005162 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005163 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005164 GP_4_31_FN, FN_IP14_18_16,
5165 GP_4_30_FN, FN_IP14_15_12,
5166 GP_4_29_FN, FN_IP14_11_9,
5167 GP_4_28_FN, FN_IP14_8_6,
5168 GP_4_27_FN, FN_IP14_5_3,
5169 GP_4_26_FN, FN_IP14_2_0,
5170 GP_4_25_FN, FN_IP13_30_29,
5171 GP_4_24_FN, FN_IP13_28_26,
5172 GP_4_23_FN, FN_IP13_25_23,
5173 GP_4_22_FN, FN_IP13_22_19,
5174 GP_4_21_FN, FN_IP13_18_16,
5175 GP_4_20_FN, FN_IP13_15_13,
5176 GP_4_19_FN, FN_IP13_12_10,
5177 GP_4_18_FN, FN_IP13_9_7,
5178 GP_4_17_FN, FN_IP13_6_3,
5179 GP_4_16_FN, FN_IP13_2_0,
5180 GP_4_15_FN, FN_IP12_30_28,
5181 GP_4_14_FN, FN_IP12_27_25,
5182 GP_4_13_FN, FN_IP12_24_23,
5183 GP_4_12_FN, FN_IP12_22_20,
5184 GP_4_11_FN, FN_IP12_19_17,
5185 GP_4_10_FN, FN_IP12_16_14,
5186 GP_4_9_FN, FN_IP12_13_11,
5187 GP_4_8_FN, FN_IP12_10_8,
5188 GP_4_7_FN, FN_IP12_7_6,
5189 GP_4_6_FN, FN_IP12_5_4,
5190 GP_4_5_FN, FN_IP12_3_2,
5191 GP_4_4_FN, FN_IP12_1_0,
5192 GP_4_3_FN, FN_IP11_31_30,
5193 GP_4_2_FN, FN_IP11_29_27,
5194 GP_4_1_FN, FN_IP11_26_24,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005195 GP_4_0_FN, FN_IP11_23_22 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005196 },
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005197 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005198 GP_5_31_FN, FN_IP7_24_22,
5199 GP_5_30_FN, FN_IP7_21_19,
5200 GP_5_29_FN, FN_IP7_18_16,
5201 GP_5_28_FN, FN_DU_DOTCLKIN2,
5202 GP_5_27_FN, FN_IP7_26_25,
5203 GP_5_26_FN, FN_DU_DOTCLKIN0,
5204 GP_5_25_FN, FN_AVS2,
5205 GP_5_24_FN, FN_AVS1,
5206 GP_5_23_FN, FN_USB2_OVC,
5207 GP_5_22_FN, FN_USB2_PWEN,
5208 GP_5_21_FN, FN_IP16_7,
5209 GP_5_20_FN, FN_IP16_6,
5210 GP_5_19_FN, FN_USB0_OVC_VBUS,
5211 GP_5_18_FN, FN_USB0_PWEN,
5212 GP_5_17_FN, FN_IP16_5_3,
5213 GP_5_16_FN, FN_IP16_2_0,
5214 GP_5_15_FN, FN_IP15_29_28,
5215 GP_5_14_FN, FN_IP15_27_26,
5216 GP_5_13_FN, FN_IP15_25_23,
5217 GP_5_12_FN, FN_IP15_22_20,
5218 GP_5_11_FN, FN_IP15_19_18,
5219 GP_5_10_FN, FN_IP15_17_16,
5220 GP_5_9_FN, FN_IP15_15_14,
5221 GP_5_8_FN, FN_IP15_13_12,
5222 GP_5_7_FN, FN_IP15_11_9,
5223 GP_5_6_FN, FN_IP15_8_6,
5224 GP_5_5_FN, FN_IP15_5_3,
5225 GP_5_4_FN, FN_IP15_2_0,
5226 GP_5_3_FN, FN_IP14_30_28,
5227 GP_5_2_FN, FN_IP14_27_25,
5228 GP_5_1_FN, FN_IP14_24_22,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005229 GP_5_0_FN, FN_IP14_21_19 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005230 },
5231 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005232 GROUP(1, 4, 4, 3, 4, 4, 3, 3, 3, 3),
5233 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005234 /* IP0_31 [1] */
5235 0, 0,
5236 /* IP0_30_27 [4] */
5237 FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
5238 FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
5239 0, 0, 0, 0, 0, 0, 0, 0, 0,
5240 /* IP0_26_23 [4] */
5241 FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
5242 FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
5243 FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
5244 /* IP0_22_20 [3] */
5245 FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
5246 FN_I2C2_SCL_C, 0, 0,
5247 /* IP0_19_16 [4] */
5248 FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
5249 FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
5250 0, 0, 0, 0, 0, 0, 0, 0, 0,
5251 /* IP0_15_12 [4] */
5252 FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
5253 FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
5254 0, 0, 0, 0, 0, 0, 0, 0, 0,
5255 /* IP0_11_9 [3] */
5256 FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
5257 0, 0, 0,
5258 /* IP0_8_6 [3] */
5259 FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
5260 0, 0, 0,
5261 /* IP0_5_3 [3] */
5262 FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
5263 0, 0, 0,
5264 /* IP0_2_0 [3] */
5265 FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005266 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005267 },
5268 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005269 GROUP(2, 2, 2, 4, 4, 3, 3, 4, 4, 4),
5270 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005271 /* IP1_31_30 [2] */
5272 0, 0, 0, 0,
5273 /* IP1_29_28 [2] */
5274 FN_A1, FN_PWM4, 0, 0,
5275 /* IP1_27_26 [2] */
5276 FN_A0, FN_PWM3, 0, 0,
5277 /* IP1_25_22 [4] */
5278 FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
5279 FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
5280 0, 0, 0, 0, 0, 0, 0, 0, 0,
5281 /* IP1_21_18 [4] */
5282 FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
5283 FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
5284 0, 0, 0, 0, 0, 0, 0, 0, 0,
5285 /* IP1_17_15 [3] */
5286 FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
5287 FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
5288 0, 0, 0,
5289 /* IP1_14_12 [3] */
5290 FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
5291 FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
5292 0, 0,
5293 /* IP1_11_8 [4] */
5294 FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
5295 FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
5296 0, 0, 0, 0, 0, 0, 0, 0, 0,
5297 /* IP1_7_4 [4] */
5298 FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
5299 FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
5300 0, 0, 0, 0, 0, 0, 0, 0, 0,
5301 /* IP1_3_0 [4] */
5302 FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
5303 FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005304 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005305 },
5306 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005307 GROUP(3, 3, 4, 4, 3, 3, 3, 3, 3, 3),
5308 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005309 /* IP2_31_29 [3] */
5310 0, 0, 0, 0, 0, 0, 0, 0,
5311 /* IP2_28_26 [3] */
5312 FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
5313 FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
5314 /* IP2_25_22 [4] */
5315 FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
5316 FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
5317 0, 0, 0, 0, 0, 0, 0, 0,
5318 /* IP2_21_18 [4] */
5319 FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
5320 FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
5321 0, 0, 0, 0, 0, 0, 0, 0,
5322 /* IP2_17_15 [3] */
5323 FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
5324 0, 0, 0, 0,
5325 /* IP2_14_12 [3] */
5326 FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
5327 /* IP2_11_9 [3] */
5328 FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
5329 /* IP2_8_6 [3] */
5330 FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
5331 /* IP2_5_3 [3] */
5332 FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
5333 /* IP2_2_0 [3] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005334 FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005335 },
5336 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005337 GROUP(3, 3, 3, 3, 2, 3, 3, 4, 4, 4),
5338 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005339 /* IP3_31_29 [3] */
5340 FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
5341 0, 0, 0,
5342 /* IP3_28_26 [3] */
5343 FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
5344 0, 0, 0, 0,
5345 /* IP3_25_23 [3] */
5346 FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
5347 /* IP3_22_20 [3] */
5348 FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
5349 /* IP3_19_18 [2] */
5350 FN_A16, FN_ATAWR1_N, 0, 0,
5351 /* IP3_17_15 [3] */
5352 FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
5353 0, 0, 0, 0,
5354 /* IP3_14_12 [3] */
5355 FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
5356 0, 0, 0, 0,
5357 /* IP3_11_8 [4] */
5358 FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
5359 FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
5360 FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
5361 /* IP3_7_4 [4] */
5362 FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
5363 FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
5364 0, 0, 0, 0, 0, 0, 0, 0, 0,
5365 /* IP3_3_0 [4] */
5366 FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
5367 FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005368 0, 0, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005369 },
5370 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005371 GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
5372 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005373 /* IP4_31_30 [2] */
5374 0, 0, 0, 0,
5375 /* IP4_29_27 [3] */
5376 FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
5377 FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
5378 /* IP4_26_24 [3] */
5379 FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
5380 FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
5381 /* IP4_23_21 [3] */
5382 FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
5383 FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
5384 /* IP4_20_18 [3] */
5385 FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
5386 FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
5387 /* IP4_17_15 [3] */
5388 FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
5389 0, 0, 0,
5390 /* IP4_14_12 [3] */
5391 FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
5392 FN_VI2_FIELD_B, 0, 0,
5393 /* IP4_11_9 [3] */
5394 FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
5395 FN_VI2_CLKENB_B, 0, 0,
5396 /* IP4_8_6 [3] */
5397 FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
5398 /* IP4_5_3 [3] */
5399 FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
5400 /* IP4_2_0 [3] */
5401 FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005402 ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005403 },
5404 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005405 GROUP(2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3),
5406 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005407 /* IP5_31_30 [2] */
5408 0, 0, 0, 0,
5409 /* IP5_29_27 [3] */
5410 FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
5411 FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
5412 /* IP5_26_24 [3] */
5413 FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
5414 FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
5415 FN_MSIOF0_SCK_B, 0,
5416 /* IP5_23_21 [3] */
5417 FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
5418 FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B, FN_IERX_C,
5419 /* IP5_20_18 [3] */
5420 FN_WE0_N, FN_IECLK, FN_CAN_CLK,
5421 FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
5422 /* IP5_17_15 [3] */
5423 FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
5424 FN_INTC_IRQ4_N, 0, 0,
5425 /* IP5_14_13 [2] */
5426 FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
5427 /* IP5_12_10 [3] */
5428 FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
5429 0, 0,
5430 /* IP5_9_6 [4] */
5431 FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
5432 FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
5433 FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
5434 /* IP5_5_3 [3] */
5435 FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
5436 FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
5437 FN_INTC_EN0_N, FN_I2C1_SCL,
5438 /* IP5_2_0 [3] */
5439 FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005440 FN_VI2_R3, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005441 },
5442 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005443 GROUP(3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3),
5444 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005445 /* IP6_31_29 [3] */
5446 FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
5447 FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
5448 /* IP6_28_26 [3] */
5449 FN_ETH_LINK, 0, FN_HTX0_E,
5450 FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
5451 /* IP6_25_23 [3] */
5452 FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
5453 FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
5454 /* IP6_22_20 [3] */
5455 FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
5456 FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
5457 /* IP6_19_17 [3] */
5458 FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
5459 FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
5460 /* IP6_16_14 [3] */
5461 FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
5462 FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
5463 FN_I2C2_SCL_E, 0,
5464 /* IP6_13_11 [3] */
5465 FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
5466 FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B, 0, 0,
5467 /* IP6_10_9 [2] */
5468 FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
5469 /* IP6_8_6 [3] */
5470 FN_DACK1, FN_IRQ1, FN_INTC_IRQ1_N, FN_SSI_WS6_B,
5471 FN_SSI_SDATA8_C, 0, 0, 0,
5472 /* IP6_5_3 [3] */
5473 FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
5474 FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
5475 /* IP6_2_0 [3] */
5476 FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005477 FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005478 },
5479 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005480 GROUP(1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3),
5481 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005482 /* IP7_31 [1] */
5483 0, 0,
5484 /* IP7_30_29 [2] */
5485 FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
5486 /* IP7_28_27 [2] */
5487 FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
5488 /* IP7_26_25 [2] */
5489 FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
5490 /* IP7_24_22 [3] */
5491 FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
5492 0, 0, 0,
5493 /* IP7_21_19 [3] */
5494 FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
5495 FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
5496 /* IP7_18_16 [3] */
5497 FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
5498 FN_GLO_SS_C, 0, 0, 0,
5499 /* IP7_15_13 [3] */
5500 FN_ETH_MDC, 0, FN_STP_ISD_1_B,
5501 FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
5502 /* IP7_12_10 [3] */
5503 FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
5504 FN_GLO_SCLK_C, 0, 0, 0,
5505 /* IP7_9_8 [2] */
5506 FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
5507 /* IP7_7_6 [2] */
5508 FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
5509 /* IP7_5_3 [3] */
5510 FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
5511 /* IP7_2_0 [3] */
5512 FN_ETH_MDIO, 0, FN_HRTS0_N_E,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005513 FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005514 },
5515 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005516 GROUP(1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2, 2,
5517 2, 2, 2, 2, 2, 2),
5518 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005519 /* IP8_31 [1] */
5520 0, 0,
5521 /* IP8_30_29 [2] */
5522 FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
5523 /* IP8_28 [1] */
5524 FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
5525 /* IP8_27 [1] */
5526 FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
5527 /* IP8_26 [1] */
5528 FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
5529 /* IP8_25_24 [2] */
5530 FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
5531 FN_AVB_MAGIC, 0,
5532 /* IP8_23_22 [2] */
5533 FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
5534 /* IP8_21_20 [2] */
5535 FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
5536 /* IP8_19_18 [2] */
5537 FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
5538 /* IP8_17_16 [2] */
5539 FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
5540 /* IP8_15_14 [2] */
5541 FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
5542 /* IP8_13_12 [2] */
5543 FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
5544 /* IP8_11_10 [2] */
5545 FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
5546 /* IP8_9_8 [2] */
5547 FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
5548 /* IP8_7_6 [2] */
5549 FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
5550 /* IP8_5_4 [2] */
5551 FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
5552 /* IP8_3_2 [2] */
5553 FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
5554 /* IP8_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005555 FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005556 },
5557 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005558 GROUP(4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2),
5559 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005560 /* IP9_31_28 [4] */
5561 FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
5562 FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
5563 FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
5564 /* IP9_27_26 [2] */
5565 FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
5566 /* IP9_25_24 [2] */
5567 FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
5568 /* IP9_23_22 [2] */
5569 FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
5570 /* IP9_21_20 [2] */
5571 FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
5572 /* IP9_19_18 [2] */
5573 FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
5574 /* IP9_17_16 [2] */
5575 FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
5576 /* IP9_15_12 [4] */
5577 FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
5578 FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
5579 FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
5580 /* IP9_11_8 [4] */
5581 FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
5582 FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
5583 FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
5584 /* IP9_7_6 [2] */
5585 FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
5586 /* IP9_5_4 [2] */
5587 FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
5588 /* IP9_3_2 [2] */
5589 FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
5590 /* IP9_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005591 FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005592 },
5593 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005594 GROUP(2, 4, 3, 4, 4, 4, 4, 3, 4),
5595 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005596 /* IP10_31_30 [2] */
5597 0, 0, 0, 0,
5598 /* IP10_29_26 [4] */
5599 FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
5600 FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
5601 FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
5602 /* IP10_25_23 [3] */
5603 FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
5604 FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
5605 /* IP10_22_19 [4] */
5606 FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
5607 FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
5608 FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
5609 /* IP10_18_15 [4] */
5610 FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
5611 FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
5612 FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
5613 0, 0, 0, 0, 0, 0,
5614 /* IP10_14_11 [4] */
5615 FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
5616 FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
5617 FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
5618 0, 0, 0, 0, 0, 0, 0,
5619 /* IP10_10_7 [4] */
5620 FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
5621 FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
5622 FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
5623 0, 0, 0, 0, 0, 0, 0,
5624 /* IP10_6_4 [3] */
5625 FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
5626 FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
5627 FN_VI3_DATA0_B, 0,
5628 /* IP10_3_0 [4] */
5629 FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
5630 FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005631 FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005632 },
5633 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005634 GROUP(2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4),
5635 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005636 /* IP11_31_30 [2] */
5637 FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
5638 /* IP11_29_27 [3] */
5639 FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
5640 0, 0, 0,
5641 /* IP11_26_24 [3] */
5642 FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
5643 0, 0, 0,
5644 /* IP11_23_22 [2] */
5645 FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
5646 /* IP11_21_18 [4] */
5647 FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
5648 0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
5649 /* IP11_17_15 [3] */
5650 FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
5651 FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
5652 /* IP11_14_13 [2] */
5653 FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
5654 /* IP11_12_11 [2] */
5655 FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
5656 /* IP11_10_9 [2] */
5657 FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
5658 /* IP11_8_7 [2] */
5659 FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
5660 /* IP11_6_5 [2] */
5661 FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
5662 /* IP11_4 [1] */
5663 FN_SD3_CLK, FN_MMC1_CLK,
5664 /* IP11_3_0 [4] */
5665 FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
5666 FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005667 FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005668 },
5669 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005670 GROUP(1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2),
5671 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005672 /* IP12_31 [1] */
5673 0, 0,
5674 /* IP12_30_28 [3] */
5675 FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
5676 FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
5677 FN_CAN_DEBUGOUT4, 0, 0,
5678 /* IP12_27_25 [3] */
5679 FN_SSI_SCK5, FN_SCIFB1_SCK,
5680 FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
5681 FN_CAN_DEBUGOUT3, 0, 0,
5682 /* IP12_24_23 [2] */
5683 FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
5684 FN_CAN_DEBUGOUT2,
5685 /* IP12_22_20 [3] */
5686 FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
5687 FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
5688 /* IP12_19_17 [3] */
5689 FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
5690 FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
5691 /* IP12_16_14 [3] */
5692 FN_SSI_SDATA3, FN_STP_ISCLK_0,
5693 FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
5694 /* IP12_13_11 [3] */
5695 FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
5696 FN_CAN_STEP0, 0, 0, 0,
5697 /* IP12_10_8 [3] */
5698 FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
5699 FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
5700 /* IP12_7_6 [2] */
5701 FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
5702 /* IP12_5_4 [2] */
5703 FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
5704 /* IP12_3_2 [2] */
5705 FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
5706 /* IP12_1_0 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005707 FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005708 },
5709 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005710 GROUP(1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3),
5711 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005712 /* IP13_31 [1] */
5713 0, 0,
5714 /* IP13_30_29 [2] */
5715 FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
5716 /* IP13_28_26 [3] */
5717 FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
5718 FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
5719 /* IP13_25_23 [3] */
5720 FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
5721 FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
5722 /* IP13_22_19 [4] */
5723 FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
5724 FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
5725 0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
5726 /* IP13_18_16 [3] */
5727 FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
5728 FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
5729 /* IP13_15_13 [3] */
5730 FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
5731 FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
5732 /* IP13_12_10 [3] */
5733 FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
5734 FN_CAN_DEBUGOUT8, 0, 0,
5735 /* IP13_9_7 [3] */
5736 FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
5737 FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
5738 /* IP13_6_3 [4] */
5739 FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
5740 FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
5741 FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
5742 /* IP13_2_0 [3] */
5743 FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005744 FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005745 },
5746 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005747 GROUP(1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3),
5748 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005749 /* IP14_30 [1] */
5750 0, 0,
5751 /* IP14_30_28 [3] */
5752 FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
5753 FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
5754 FN_HRTS0_N_C, 0,
5755 /* IP14_27_25 [3] */
5756 FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
5757 FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
5758 /* IP14_24_22 [3] */
5759 FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
5760 FN_LCDOUT9, 0, 0, 0,
5761 /* IP14_21_19 [3] */
5762 FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
5763 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
5764 /* IP14_18_16 [3] */
5765 FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
5766 FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
5767 /* IP14_15_12 [4] */
5768 FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
5769 FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
5770 0, 0, 0, 0, 0, 0, 0,
5771 /* IP14_11_9 [3] */
5772 FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
5773 0, 0, 0,
5774 /* IP14_8_6 [3] */
5775 FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
5776 0, 0, 0,
5777 /* IP14_5_3 [3] */
5778 FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
5779 FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
5780 /* IP14_2_0 [3] */
5781 FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
5782 FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005783 FN_REMOCON, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005784 },
5785 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005786 GROUP(2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3),
5787 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005788 /* IP15_31_30 [2] */
5789 0, 0, 0, 0,
5790 /* IP15_29_28 [2] */
5791 FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
5792 /* IP15_27_26 [2] */
5793 FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
5794 /* IP15_25_23 [3] */
5795 FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
5796 FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
5797 /* IP15_22_20 [3] */
5798 FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
5799 FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
5800 /* IP15_19_18 [2] */
5801 FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
5802 /* IP15_17_16 [2] */
5803 FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
5804 /* IP15_15_14 [2] */
5805 FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
5806 /* IP15_13_12 [2] */
5807 FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
5808 /* IP15_11_9 [3] */
5809 FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
5810 0, 0, 0,
5811 /* IP15_8_6 [3] */
5812 FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
5813 FN_IIC2_SDA, FN_I2C2_SDA, 0,
5814 /* IP15_5_3 [3] */
5815 FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
5816 FN_IIC2_SCL, FN_I2C2_SCL, 0,
5817 /* IP15_2_0 [3] */
5818 FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005819 FN_LCDOUT15, FN_SCIF_CLK_B, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005820 },
5821 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005822 GROUP(4, 4, 4, 4, 4, 4, 1, 1, 3, 3),
5823 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005824 /* IP16_31_28 [4] */
5825 0, 0, 0, 0, 0, 0, 0, 0,
5826 0, 0, 0, 0, 0, 0, 0, 0,
5827 /* IP16_27_24 [4] */
5828 0, 0, 0, 0, 0, 0, 0, 0,
5829 0, 0, 0, 0, 0, 0, 0, 0,
5830 /* IP16_23_20 [4] */
5831 0, 0, 0, 0, 0, 0, 0, 0,
5832 0, 0, 0, 0, 0, 0, 0, 0,
5833 /* IP16_19_16 [4] */
5834 0, 0, 0, 0, 0, 0, 0, 0,
5835 0, 0, 0, 0, 0, 0, 0, 0,
5836 /* IP16_15_12 [4] */
5837 0, 0, 0, 0, 0, 0, 0, 0,
5838 0, 0, 0, 0, 0, 0, 0, 0,
5839 /* IP16_11_8 [4] */
5840 0, 0, 0, 0, 0, 0, 0, 0,
5841 0, 0, 0, 0, 0, 0, 0, 0,
5842 /* IP16_7 [1] */
5843 FN_USB1_OVC, FN_TCLK1_B,
5844 /* IP16_6 [1] */
5845 FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
5846 /* IP16_5_3 [3] */
5847 FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
5848 FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
5849 /* IP16_2_0 [3] */
5850 FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005851 FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005852 },
5853 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005854 GROUP(3, 2, 2, 3, 2, 1, 1, 1, 2, 1, 2, 1,
5855 1, 1, 1, 2, 1, 1, 2, 1, 1),
5856 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005857 /* SEL_SCIF1 [3] */
5858 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
5859 FN_SEL_SCIF1_4, 0, 0, 0,
5860 /* SEL_SCIFB [2] */
5861 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
5862 /* SEL_SCIFB2 [2] */
5863 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
5864 /* SEL_SCIFB1 [3] */
5865 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
5866 FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
5867 FN_SEL_SCIFB1_6, 0,
5868 /* SEL_SCIFA1 [2] */
5869 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
5870 FN_SEL_SCIFA1_3,
5871 /* SEL_SCIF0 [1] */
5872 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
5873 /* SEL_SCIFA [1] */
5874 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
5875 /* SEL_SOF1 [1] */
5876 FN_SEL_SOF1_0, FN_SEL_SOF1_1,
5877 /* SEL_SSI7 [2] */
5878 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
5879 /* SEL_SSI6 [1] */
5880 FN_SEL_SSI6_0, FN_SEL_SSI6_1,
5881 /* SEL_SSI5 [2] */
5882 FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
5883 /* SEL_VI3 [1] */
5884 FN_SEL_VI3_0, FN_SEL_VI3_1,
5885 /* SEL_VI2 [1] */
5886 FN_SEL_VI2_0, FN_SEL_VI2_1,
5887 /* SEL_VI1 [1] */
5888 FN_SEL_VI1_0, FN_SEL_VI1_1,
5889 /* SEL_VI0 [1] */
5890 FN_SEL_VI0_0, FN_SEL_VI0_1,
5891 /* SEL_TSIF1 [2] */
5892 FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
5893 /* RESERVED [1] */
5894 0, 0,
5895 /* SEL_LBS [1] */
5896 FN_SEL_LBS_0, FN_SEL_LBS_1,
5897 /* SEL_TSIF0 [2] */
5898 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
5899 /* SEL_SOF3 [1] */
5900 FN_SEL_SOF3_0, FN_SEL_SOF3_1,
5901 /* SEL_SOF0 [1] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005902 FN_SEL_SOF0_0, FN_SEL_SOF0_1, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005903 },
5904 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005905 GROUP(3, 1, 1, 1, 2, 1, 2, 1, 2, 1, 1, 1,
5906 3, 3, 2, 3, 2, 2),
5907 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005908 /* RESERVED [3] */
5909 0, 0, 0, 0, 0, 0, 0, 0,
5910 /* SEL_TMU1 [1] */
5911 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
5912 /* SEL_HSCIF1 [1] */
5913 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
5914 /* SEL_SCIFCLK [1] */
5915 FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
5916 /* SEL_CAN0 [2] */
5917 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
5918 /* SEL_CANCLK [1] */
5919 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
5920 /* SEL_SCIFA2 [2] */
5921 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
5922 /* SEL_CAN1 [1] */
5923 FN_SEL_CAN1_0, FN_SEL_CAN1_1,
5924 /* RESERVED [2] */
5925 0, 0, 0, 0,
5926 /* SEL_SCIF2 [1] */
5927 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
5928 /* SEL_ADI [1] */
5929 FN_SEL_ADI_0, FN_SEL_ADI_1,
5930 /* SEL_SSP [1] */
5931 FN_SEL_SSP_0, FN_SEL_SSP_1,
5932 /* SEL_FM [3] */
5933 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
5934 FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
5935 /* SEL_HSCIF0 [3] */
5936 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
5937 FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
5938 /* SEL_GPS [2] */
5939 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
5940 /* RESERVED [3] */
5941 0, 0, 0, 0, 0, 0, 0, 0,
5942 /* SEL_SIM [2] */
5943 FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
5944 /* SEL_SSI8 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005945 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005946 },
5947 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005948 GROUP(1, 1, 2, 4, 4, 2, 2, 4, 2, 3, 2, 3, 2),
5949 GROUP(
Marek Vasutc40f2d62018-01-17 22:18:59 +01005950 /* SEL_IICDVFS [1] */
5951 FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
5952 /* SEL_IIC0 [1] */
5953 FN_SEL_IIC0_0, FN_SEL_IIC0_1,
5954 /* RESERVED [2] */
5955 0, 0, 0, 0,
5956 /* RESERVED [4] */
5957 0, 0, 0, 0, 0, 0, 0, 0,
5958 0, 0, 0, 0, 0, 0, 0, 0,
5959 /* RESERVED [4] */
5960 0, 0, 0, 0, 0, 0, 0, 0,
5961 0, 0, 0, 0, 0, 0, 0, 0,
5962 /* RESERVED [2] */
5963 0, 0, 0, 0,
5964 /* SEL_IEB [2] */
5965 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
5966 /* RESERVED [4] */
5967 0, 0, 0, 0, 0, 0, 0, 0,
5968 0, 0, 0, 0, 0, 0, 0, 0,
5969 /* RESERVED [2] */
5970 0, 0, 0, 0,
5971 /* SEL_IIC2 [3] */
5972 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
5973 FN_SEL_IIC2_4, 0, 0, 0,
5974 /* SEL_IIC1 [2] */
5975 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
5976 /* SEL_I2C2 [3] */
5977 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
5978 FN_SEL_I2C2_4, 0, 0, 0,
5979 /* SEL_I2C1 [2] */
Eugeniu Roscaf0066b02019-07-09 18:27:11 +02005980 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, ))
Marek Vasutc40f2d62018-01-17 22:18:59 +01005981 },
5982 { },
5983};
5984
5985static int r8a7790_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
5986{
5987 if (pin < RCAR_GP_PIN(3, 0) || pin > RCAR_GP_PIN(3, 31))
5988 return -EINVAL;
5989
5990 *pocctrl = 0xe606008c;
5991
5992 return 31 - (pin & 0x1f);
5993}
5994
Marek Vasut267be132019-03-04 22:29:30 +01005995static int r8a7790_pinmux_soc_init(struct sh_pfc *pfc)
5996{
5997 /* Initialize TDSEL on old revisions */
5998 if ((rmobile_get_cpu_rev_integer() == 1) &&
5999 (rmobile_get_cpu_rev_fraction() == 0))
6000 sh_pfc_write(pfc, 0xe6060088, 0x00155554);
6001
6002 return 0;
6003}
6004
Marek Vasutc40f2d62018-01-17 22:18:59 +01006005static const struct sh_pfc_soc_operations r8a7790_pinmux_ops = {
Marek Vasut267be132019-03-04 22:29:30 +01006006 .init = r8a7790_pinmux_soc_init,
Marek Vasutc40f2d62018-01-17 22:18:59 +01006007 .pin_to_pocctrl = r8a7790_pin_to_pocctrl,
6008};
6009
Marek Vasut0e8e9892021-04-26 22:04:11 +02006010#ifdef CONFIG_PINCTRL_PFC_R8A7790
Marek Vasutc40f2d62018-01-17 22:18:59 +01006011const struct sh_pfc_soc_info r8a7790_pinmux_info = {
6012 .name = "r8a77900_pfc",
6013 .ops = &r8a7790_pinmux_ops,
6014 .unlock_reg = 0xe6060000, /* PMMR */
6015
6016 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6017
6018 .pins = pinmux_pins,
6019 .nr_pins = ARRAY_SIZE(pinmux_pins),
Marek Vasut0e8e9892021-04-26 22:04:11 +02006020 .groups = pinmux_groups.common,
6021 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6022 ARRAY_SIZE(pinmux_groups.automotive),
6023 .functions = pinmux_functions.common,
6024 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6025 ARRAY_SIZE(pinmux_functions.automotive),
Marek Vasutc40f2d62018-01-17 22:18:59 +01006026
6027 .cfg_regs = pinmux_config_regs,
6028
6029 .pinmux_data = pinmux_data,
6030 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6031};
Marek Vasut0e8e9892021-04-26 22:04:11 +02006032#endif