blob: f563fbe3357c09b0595556d977d438ae10cbb284 [file] [log] [blame]
wdenkc12081a2004-03-23 20:18:25 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkc12081a2004-03-23 20:18:25 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#undef CONFIG_SYS_RAMBOOT
wdenkc12081a2004-03-23 20:18:25 +000032
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
39#define CONFIG_PM828 1 /* ...on a PM828 module */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050040#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenkc12081a2004-03-23 20:18:25 +000041
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020042#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0x40000000 /* Standard: boot 64-bit flash */
44#endif
45
wdenkc12081a2004-03-23 20:18:25 +000046#undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
47
wdenkc12081a2004-03-23 20:18:25 +000048#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
49
Wolfgang Denk1baed662008-03-03 12:16:44 +010050#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkc12081a2004-03-23 20:18:25 +000051
52#undef CONFIG_BOOTARGS
53#define CONFIG_BOOTCOMMAND \
54 "bootp;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010055 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
wdenkc12081a2004-03-23 20:18:25 +000057 "bootm"
58
59/* enable I2C and select the hardware/software driver */
60#undef CONFIG_HARD_I2C
61#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062# define CONFIG_SYS_I2C_SPEED 50000
63# define CONFIG_SYS_I2C_SLAVE 0xFE
wdenkc12081a2004-03-23 20:18:25 +000064/*
65 * Software (bit-bang) I2C driver configuration
66 */
67#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
68#define I2C_ACTIVE (iop->pdir |= 0x00010000)
69#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
70#define I2C_READ ((iop->pdat & 0x00010000) != 0)
71#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
72 else iop->pdat &= ~0x00010000
73#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
74 else iop->pdat &= ~0x00020000
75#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
76
77
78#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkc12081a2004-03-23 20:18:25 +000080
81/*
82 * select serial console configuration
83 *
84 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
85 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
86 * for SCC).
87 *
88 * if CONFIG_CONS_NONE is defined, then the serial console routines must
89 * defined elsewhere (for example, on the cogent platform, there are serial
90 * ports on the motherboard which are used for the serial console - see
91 * cogent/cma101/serial.[ch]).
92 */
93#define CONFIG_CONS_ON_SMC /* define if console on SMC */
94#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
95#undef CONFIG_CONS_NONE /* define if console on something else*/
96#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
97
98/*
99 * select ethernet configuration
100 *
101 * if CONFIG_ETHER_ON_SCC is selected, then
102 * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
wdenkc12081a2004-03-23 20:18:25 +0000103 *
104 * if CONFIG_ETHER_ON_FCC is selected, then
105 * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
wdenkc12081a2004-03-23 20:18:25 +0000106 *
107 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger2517d972007-07-09 17:15:49 -0500108 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenkc12081a2004-03-23 20:18:25 +0000109 */
wdenkc12081a2004-03-23 20:18:25 +0000110#undef CONFIG_ETHER_NONE /* define if ether on something else */
111
112#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
113#define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
114
115#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
116/*
117 * - Rx-CLK is CLK11
118 * - Tx-CLK is CLK10
119 */
120#define CONFIG_ETHER_ON_FCC1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
wdenkc12081a2004-03-23 20:18:25 +0000122#ifndef CONFIG_DB_CR826_J30x_ON
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
wdenkc12081a2004-03-23 20:18:25 +0000124#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
wdenkc12081a2004-03-23 20:18:25 +0000126#endif
127/*
128 * - Rx-CLK is CLK15
129 * - Tx-CLK is CLK14
130 */
131#define CONFIG_ETHER_ON_FCC2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
133# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
wdenkc12081a2004-03-23 20:18:25 +0000134/*
135 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
136 * - Enable Full Duplex in FSMR
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138# define CONFIG_SYS_CPMFCR_RAMTYPE 0
139# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenkc12081a2004-03-23 20:18:25 +0000140
141/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
142#define CONFIG_8260_CLKIN 100000000 /* in Hz */
143
144#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
145#define CONFIG_BAUDRATE 230400
146#else
147#define CONFIG_BAUDRATE 9600
148#endif
149
150#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkc12081a2004-03-23 20:18:25 +0000152
153#undef CONFIG_WATCHDOG /* watchdog disabled */
154
Jon Loeliger7846bb22007-07-09 21:31:24 -0500155/*
156 * BOOTP options
157 */
158#define CONFIG_BOOTP_SUBNETMASK
159#define CONFIG_BOOTP_GATEWAY
160#define CONFIG_BOOTP_HOSTNAME
161#define CONFIG_BOOTP_BOOTPATH
162#define CONFIG_BOOTP_BOOTFILESIZE
wdenkc12081a2004-03-23 20:18:25 +0000163
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500164
165/*
166 * Command line configuration.
167 */
168#include <config_cmd_default.h>
169
170#define CONFIG_CMD_BEDBUG
171#define CONFIG_CMD_DATE
172#define CONFIG_CMD_DHCP
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500173#define CONFIG_CMD_EEPROM
174#define CONFIG_CMD_I2C
175#define CONFIG_CMD_NFS
176#define CONFIG_CMD_SNTP
177
wdenkc12081a2004-03-23 20:18:25 +0000178#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000179#define CONFIG_PCI_INDIRECT_BRIDGE
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500180#define CONFIG_CMD_PCI
181#endif
wdenkc12081a2004-03-23 20:18:25 +0000182
wdenkc12081a2004-03-23 20:18:25 +0000183/*
184 * Miscellaneous configurable options
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_LONGHELP /* undef to save memory */
187#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500188#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000190#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000192#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
194#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
195#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc12081a2004-03-23 20:18:25 +0000196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
198#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkc12081a2004-03-23 20:18:25 +0000199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkc12081a2004-03-23 20:18:25 +0000201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc12081a2004-03-23 20:18:25 +0000203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenkc12081a2004-03-23 20:18:25 +0000205
206/*
207 * For booting Linux, the board info and command line data
208 * have to be in the first 8 MB of memory, since this is
209 * the maximum mapped by the Linux kernel during initialization.
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc12081a2004-03-23 20:18:25 +0000212
213/*-----------------------------------------------------------------------
214 * Flash and Boot ROM mapping
215 */
216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_BOOTROM_BASE 0xFF800000
218#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
219#define CONFIG_SYS_FLASH0_BASE 0x40000000
220#define CONFIG_SYS_FLASH0_SIZE 0x02000000
221#define CONFIG_SYS_DOC_BASE 0xFF800000
222#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenkc12081a2004-03-23 20:18:25 +0000223
224
225/* Flash bank size (for preliminary settings)
226 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
wdenkc12081a2004-03-23 20:18:25 +0000228
229/*-----------------------------------------------------------------------
230 * FLASH organization
231 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
233#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
wdenkc12081a2004-03-23 20:18:25 +0000234
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
236#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenkc12081a2004-03-23 20:18:25 +0000237
238#if 0
239/* Start port with environment in flash; switch to EEPROM later */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200240#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200242#define CONFIG_ENV_SIZE 0x40000
243#define CONFIG_ENV_SECT_SIZE 0x40000
wdenkc12081a2004-03-23 20:18:25 +0000244#else
245/* Final version: environment in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200246#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
248#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
249#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
250#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200251#define CONFIG_ENV_OFFSET 512
252#define CONFIG_ENV_SIZE (2048 - 512)
wdenkc12081a2004-03-23 20:18:25 +0000253#endif
254
255/*-----------------------------------------------------------------------
256 * Hard Reset Configuration Words
257 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenkc12081a2004-03-23 20:18:25 +0000259 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenkc12081a2004-03-23 20:18:25 +0000261 */
262#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenkc12081a2004-03-23 20:18:25 +0000264#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenkc12081a2004-03-23 20:18:25 +0000266#endif
267
268/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_HRCW_SLAVE1 0
270#define CONFIG_SYS_HRCW_SLAVE2 0
271#define CONFIG_SYS_HRCW_SLAVE3 0
272#define CONFIG_SYS_HRCW_SLAVE4 0
273#define CONFIG_SYS_HRCW_SLAVE5 0
274#define CONFIG_SYS_HRCW_SLAVE6 0
275#define CONFIG_SYS_HRCW_SLAVE7 0
wdenkc12081a2004-03-23 20:18:25 +0000276
277/*-----------------------------------------------------------------------
278 * Internal Memory Mapped Register
279 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_IMMR 0xF0000000
wdenkc12081a2004-03-23 20:18:25 +0000281
282/*-----------------------------------------------------------------------
283 * Definitions for initial stack pointer and data area (in DPRAM)
284 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200286#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200287#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc12081a2004-03-23 20:18:25 +0000289
290/*-----------------------------------------------------------------------
291 * Start addresses for the final memory configuration
292 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc12081a2004-03-23 20:18:25 +0000294 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM
wdenkc12081a2004-03-23 20:18:25 +0000296 * is mapped at SDRAM_BASE2_PRELIM.
297 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_SDRAM_BASE 0x00000000
299#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200300#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
302#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenkc12081a2004-03-23 20:18:25 +0000303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
305# define CONFIG_SYS_RAMBOOT
wdenkc12081a2004-03-23 20:18:25 +0000306#endif
307
308#ifdef CONFIG_PCI
309#define CONFIG_PCI_PNP
310#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc12081a2004-03-23 20:18:25 +0000312#endif
313
wdenkc12081a2004-03-23 20:18:25 +0000314/*-----------------------------------------------------------------------
315 * Cache Configuration
316 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500318#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc12081a2004-03-23 20:18:25 +0000320#endif
321
322/*-----------------------------------------------------------------------
323 * HIDx - Hardware Implementation-dependent Registers 2-11
324 *-----------------------------------------------------------------------
325 * HID0 also contains cache control - initially enable both caches and
326 * invalidate contents, then the final state leaves only the instruction
327 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
328 * but Soft reset does not.
329 *
330 * HID1 has only read-only information - nothing to set.
331 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
wdenkc12081a2004-03-23 20:18:25 +0000333 HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
335#define CONFIG_SYS_HID2 0
wdenkc12081a2004-03-23 20:18:25 +0000336
337/*-----------------------------------------------------------------------
338 * RMR - Reset Mode Register 5-5
339 *-----------------------------------------------------------------------
340 * turn on Checkstop Reset Enable
341 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_RMR RMR_CSRE
wdenkc12081a2004-03-23 20:18:25 +0000343
344/*-----------------------------------------------------------------------
345 * BCR - Bus Configuration 4-25
346 *-----------------------------------------------------------------------
347 */
348
349#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenkc12081a2004-03-23 20:18:25 +0000351
352/*-----------------------------------------------------------------------
353 * SIUMCR - SIU Module Configuration 4-31
354 *-----------------------------------------------------------------------
355 */
356#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
wdenkc12081a2004-03-23 20:18:25 +0000358#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
wdenkc12081a2004-03-23 20:18:25 +0000360#endif
361
362
363/*-----------------------------------------------------------------------
364 * SYPCR - System Protection Control 4-35
365 * SYPCR can only be written once after reset!
366 *-----------------------------------------------------------------------
367 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
368 */
369#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200370#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenkc12081a2004-03-23 20:18:25 +0000371 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
372#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenkc12081a2004-03-23 20:18:25 +0000374 SYPCR_SWRI|SYPCR_SWP)
375#endif /* CONFIG_WATCHDOG */
376
377/*-----------------------------------------------------------------------
378 * TMCNTSC - Time Counter Status and Control 4-40
379 *-----------------------------------------------------------------------
380 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
381 * and enable Time Counter
382 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenkc12081a2004-03-23 20:18:25 +0000384
385/*-----------------------------------------------------------------------
386 * PISCR - Periodic Interrupt Status and Control 4-42
387 *-----------------------------------------------------------------------
388 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
389 * Periodic timer
390 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenkc12081a2004-03-23 20:18:25 +0000392
393/*-----------------------------------------------------------------------
394 * SCCR - System Clock Control 9-8
395 *-----------------------------------------------------------------------
396 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_SCCR (SCCR_DFBRG00)
wdenkc12081a2004-03-23 20:18:25 +0000398
399/*-----------------------------------------------------------------------
400 * RCCR - RISC Controller Configuration 13-7
401 *-----------------------------------------------------------------------
402 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_RCCR 0
wdenkc12081a2004-03-23 20:18:25 +0000404
405/*
406 * Init Memory Controller:
407 *
408 * Bank Bus Machine PortSz Device
409 * ---- --- ------- ------ ------
410 * 0 60x GPCM 64 bit FLASH
411 * 1 60x SDRAM 64 bit SDRAM
412 *
413 */
414
415 /* Initialize SDRAM on local bus
416 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_INIT_LOCAL_SDRAM
wdenkc12081a2004-03-23 20:18:25 +0000418
419
420/* Minimum mask to separate preliminary
421 * address ranges for CS[0:2]
422 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenkc12081a2004-03-23 20:18:25 +0000424
425/*
426 * we use the same values for 32 MB and 128 MB SDRAM
427 * refresh rate = 7.68 uS (100 MHz Bus Clock)
428 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_MPTPR 0x2000
430#define CONFIG_SYS_PSRT 0x16
wdenkc12081a2004-03-23 20:18:25 +0000431
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenkc12081a2004-03-23 20:18:25 +0000433
434
435#if defined(CONFIG_BOOT_ROM)
436/*
437 * Bank 0 - Boot ROM (8 bit wide)
438 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
wdenkc12081a2004-03-23 20:18:25 +0000440 BRx_PS_8 |\
441 BRx_MS_GPCM_P |\
442 BRx_V)
443
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
wdenkc12081a2004-03-23 20:18:25 +0000445 ORxG_CSNT |\
446 ORxG_ACS_DIV1 |\
447 ORxG_SCY_5_CLK |\
448 ORxG_EHTR |\
449 ORxG_TRLX)
450
451/*
452 * Bank 1 - Flash (64 bit wide)
453 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenkc12081a2004-03-23 20:18:25 +0000455 BRx_PS_64 |\
456 BRx_MS_GPCM_P |\
457 BRx_V)
458
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenkc12081a2004-03-23 20:18:25 +0000460 ORxG_CSNT |\
461 ORxG_ACS_DIV1 |\
462 ORxG_SCY_5_CLK |\
463 ORxG_EHTR |\
464 ORxG_TRLX)
465
466#else /* ! CONFIG_BOOT_ROM */
467
468/*
469 * Bank 0 - Flash (64 bit wide)
470 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenkc12081a2004-03-23 20:18:25 +0000472 BRx_PS_64 |\
473 BRx_MS_GPCM_P |\
474 BRx_V)
475
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenkc12081a2004-03-23 20:18:25 +0000477 ORxG_CSNT |\
478 ORxG_ACS_DIV1 |\
479 ORxG_SCY_5_CLK |\
480 ORxG_EHTR |\
481 ORxG_TRLX)
482
483/*
484 * Bank 1 - Disk-On-Chip
485 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
wdenkc12081a2004-03-23 20:18:25 +0000487 BRx_PS_8 |\
488 BRx_MS_GPCM_P |\
489 BRx_V)
490
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200491#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
wdenkc12081a2004-03-23 20:18:25 +0000492 ORxG_CSNT |\
493 ORxG_ACS_DIV1 |\
494 ORxG_SCY_5_CLK |\
495 ORxG_EHTR |\
496 ORxG_TRLX)
497
498#endif /* CONFIG_BOOT_ROM */
499
500/* Bank 2 - SDRAM
501 */
502
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200503#ifndef CONFIG_SYS_RAMBOOT
504#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenkc12081a2004-03-23 20:18:25 +0000505 BRx_PS_64 |\
506 BRx_MS_SDRAM_P |\
507 BRx_V)
508
509 /* SDRAM initialization values for 8-column chips
510 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenkc12081a2004-03-23 20:18:25 +0000512 ORxS_BPD_4 |\
513 ORxS_ROWST_PBI0_A9 |\
514 ORxS_NUMR_12)
515
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
wdenkc12081a2004-03-23 20:18:25 +0000517 PSDMR_BSMA_A14_A16 |\
518 PSDMR_SDA10_PBI0_A10 |\
519 PSDMR_RFRC_7_CLK |\
520 PSDMR_PRETOACT_2W |\
521 PSDMR_ACTTORW_2W |\
522 PSDMR_LDOTOPRE_1C |\
523 PSDMR_WRC_1C |\
524 PSDMR_CL_2)
525
526 /* SDRAM initialization values for 9-column chips
527 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenkc12081a2004-03-23 20:18:25 +0000529 ORxS_BPD_4 |\
530 ORxS_ROWST_PBI0_A7 |\
531 ORxS_NUMR_13)
532
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
wdenkc12081a2004-03-23 20:18:25 +0000534 PSDMR_BSMA_A13_A15 |\
535 PSDMR_SDA10_PBI0_A9 |\
536 PSDMR_RFRC_7_CLK |\
537 PSDMR_PRETOACT_2W |\
538 PSDMR_ACTTORW_2W |\
539 PSDMR_LDOTOPRE_1C |\
540 PSDMR_WRC_1C |\
541 PSDMR_CL_2)
542
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200543#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL
544#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL
wdenkc12081a2004-03-23 20:18:25 +0000545
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200546#endif /* CONFIG_SYS_RAMBOOT */
wdenkc12081a2004-03-23 20:18:25 +0000547
548#endif /* __CONFIG_H */