blob: 1da263bb5d5f7d0bac27685731a1ff8e95be928c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liuf5b81c82011-05-13 01:58:55 +00002/*
3 * Copyright (C) 2011 Freescale Semiconductor, Inc.
4 * Jason Liu <r64343@freescale.com>
Jason Liuf5b81c82011-05-13 01:58:55 +00005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000010#include <asm/io.h>
11#include <asm/arch/imx-regs.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000012#include <asm/arch/sys_proto.h>
13#include <asm/arch/crm_regs.h>
Stefano Babic59dffd62012-02-22 00:24:41 +000014#include <asm/arch/clock.h>
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000015#include <asm/arch/iomux-mx53.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000016#include <asm/arch/clock.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090018#include <linux/errno.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020019#include <asm/mach-imx/mx5_video.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000020#include <netdev.h>
21#include <i2c.h>
Diego Dorta2661c9c2017-09-22 12:12:18 -030022#include <input.h>
Jason Liuf5b81c82011-05-13 01:58:55 +000023#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080024#include <fsl_esdhc_imx.h>
Stefano Babic831096b2011-08-21 10:59:33 +020025#include <asm/gpio.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000026#include <power/pmic.h>
Fabio Estevam2fc58322012-04-30 08:12:04 +000027#include <dialog_pmic.h>
Fabio Estevam082a1122012-05-07 10:25:59 +000028#include <fsl_pmic.h>
Fabio Estevam20c49da2012-05-10 15:07:35 +000029#include <linux/fb.h>
30#include <ipu_pixfmt.h>
31
Fabio Estevam642af862012-08-21 10:01:56 +000032#define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24)
Jason Liuf5b81c82011-05-13 01:58:55 +000033
34DECLARE_GLOBAL_DATA_PTR;
35
Fabio Estevam8b3533c2012-05-08 03:40:49 +000036u32 get_board_rev(void)
37{
38 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
39 struct fuse_bank *bank = &iim->bank[0];
40 struct fuse_bank0_regs *fuse =
41 (struct fuse_bank0_regs *)bank->fuse_regs;
42
43 int rev = readl(&fuse->gp[6]);
44
Fabio Estevam99f896e2012-05-29 05:54:39 +000045 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR))
46 rev = 0;
47
Fabio Estevam8b3533c2012-05-08 03:40:49 +000048 return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
49}
50
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000051#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
52 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
53
Jason Liuf5b81c82011-05-13 01:58:55 +000054static void setup_iomux_uart(void)
55{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000056 static const iomux_v3_cfg_t uart_pads[] = {
57 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
58 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
59 };
Jason Liuf5b81c82011-05-13 01:58:55 +000060
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000061 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +000062}
63
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010064#ifdef CONFIG_USB_EHCI_MX5
Anatolij Gustschinef2f5792011-12-12 01:25:46 +000065int board_ehci_hcd_init(int port)
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010066{
Fabio Estevam925f2832012-05-07 10:42:57 +000067 /* request VBUS power enable pin, GPIO7_8 */
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000068 imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
69 gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
Anatolij Gustschinef2f5792011-12-12 01:25:46 +000070 return 0;
Wolfgang Grandeggerfde87332011-11-11 14:03:37 +010071}
72#endif
73
Jason Liuf5b81c82011-05-13 01:58:55 +000074static void setup_iomux_fec(void)
75{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000076 static const iomux_v3_cfg_t fec_pads[] = {
77 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
78 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
79 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
80 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
81 PAD_CTL_HYS | PAD_CTL_PKE),
82 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
83 PAD_CTL_HYS | PAD_CTL_PKE),
84 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
85 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
86 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
87 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
88 PAD_CTL_HYS | PAD_CTL_PKE),
89 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
90 PAD_CTL_HYS | PAD_CTL_PKE),
91 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
92 PAD_CTL_HYS | PAD_CTL_PKE),
93 };
Jason Liuf5b81c82011-05-13 01:58:55 +000094
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +000095 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +000096}
97
Yangbo Lu73340382019-06-21 11:42:28 +080098#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liuf5b81c82011-05-13 01:58:55 +000099struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000100 {MMC_SDHC1_BASE_ADDR},
101 {MMC_SDHC3_BASE_ADDR},
Jason Liuf5b81c82011-05-13 01:58:55 +0000102};
103
Thierry Redingd7aebf42012-01-02 01:15:36 +0000104int board_mmc_getcd(struct mmc *mmc)
Jason Liuf5b81c82011-05-13 01:58:55 +0000105{
106 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Redingd7aebf42012-01-02 01:15:36 +0000107 int ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000108
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000109 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530110 gpio_direction_input(IMX_GPIO_NR(3, 11));
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000111 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530112 gpio_direction_input(IMX_GPIO_NR(3, 13));
Fabio Estevam828f5e52011-11-15 05:51:29 +0000113
Jason Liuf5b81c82011-05-13 01:58:55 +0000114 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530115 ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
Jason Liuf5b81c82011-05-13 01:58:55 +0000116 else
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530117 ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
Jason Liuf5b81c82011-05-13 01:58:55 +0000118
Thierry Redingd7aebf42012-01-02 01:15:36 +0000119 return ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000120}
121
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000122#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
123 PAD_CTL_PUS_100K_UP)
124#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
125 PAD_CTL_DSE_HIGH)
126
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900127int board_mmc_init(struct bd_info *bis)
Jason Liuf5b81c82011-05-13 01:58:55 +0000128{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000129 static const iomux_v3_cfg_t sd1_pads[] = {
130 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
131 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
132 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
133 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
134 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
135 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
136 MX53_PAD_EIM_DA13__GPIO3_13,
137 };
138
139 static const iomux_v3_cfg_t sd2_pads[] = {
140 NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
141 SD_CMD_PAD_CTRL),
142 NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
143 NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
144 NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
145 NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
146 NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
147 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
148 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
149 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
150 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
151 MX53_PAD_EIM_DA11__GPIO3_11,
152 };
153
Jason Liuf5b81c82011-05-13 01:58:55 +0000154 u32 index;
Fabio Estevam3d481332014-11-15 14:50:27 -0200155 int ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000156
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000157 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
158 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
159
Jason Liuf5b81c82011-05-13 01:58:55 +0000160 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
161 switch (index) {
162 case 0:
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000163 imx_iomux_v3_setup_multiple_pads(sd1_pads,
164 ARRAY_SIZE(sd1_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +0000165 break;
166 case 1:
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000167 imx_iomux_v3_setup_multiple_pads(sd2_pads,
168 ARRAY_SIZE(sd2_pads));
Jason Liuf5b81c82011-05-13 01:58:55 +0000169 break;
170 default:
171 printf("Warning: you configured more ESDHC controller"
172 "(%d) as supported by the board(2)\n",
173 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevam3d481332014-11-15 14:50:27 -0200174 return -EINVAL;
Jason Liuf5b81c82011-05-13 01:58:55 +0000175 }
Fabio Estevam3d481332014-11-15 14:50:27 -0200176 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
177 if (ret)
178 return ret;
Jason Liuf5b81c82011-05-13 01:58:55 +0000179 }
180
Fabio Estevam3d481332014-11-15 14:50:27 -0200181 return 0;
Jason Liuf5b81c82011-05-13 01:58:55 +0000182}
183#endif
184
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000185#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
186 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
187
Fabio Estevam2fc58322012-04-30 08:12:04 +0000188static void setup_iomux_i2c(void)
189{
Benoît Thébaudeaub66011e2013-05-03 10:32:34 +0000190 static const iomux_v3_cfg_t i2c1_pads[] = {
191 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
192 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
193 };
194
195 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
Fabio Estevam2fc58322012-04-30 08:12:04 +0000196}
197
198static int power_init(void)
199{
Fabio Estevam082a1122012-05-07 10:25:59 +0000200 unsigned int val;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000201 int ret;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000202 struct pmic *p;
203
Fabio Estevam082a1122012-05-07 10:25:59 +0000204 if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
Fabio Estevamdf5b4c32012-12-28 04:05:28 +0000205 ret = pmic_dialog_init(I2C_PMIC);
206 if (ret)
207 return ret;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000208
209 p = pmic_get("DIALOG_PMIC");
210 if (!p)
211 return -ENODEV;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000212
Simon Glass6a38e412017-08-03 12:22:09 -0600213 env_set("fdt_file", "imx53-qsb.dtb");
Fabio Estevama68b1512014-11-10 17:38:19 -0200214
Fabio Estevam082a1122012-05-07 10:25:59 +0000215 /* Set VDDA to 1.25V */
216 val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
217 ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000218 if (ret) {
219 printf("Writing to BUCKCORE_REG failed: %d\n", ret);
220 return ret;
221 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000222
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000223 pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
Fabio Estevam082a1122012-05-07 10:25:59 +0000224 val |= DA9052_SUPPLY_VBCOREGO;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000225 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val);
226 if (ret) {
227 printf("Writing to SUPPLY_REG failed: %d\n", ret);
228 return ret;
229 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000230
Fabio Estevam082a1122012-05-07 10:25:59 +0000231 /* Set Vcc peripheral to 1.30V */
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000232 ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
233 if (ret) {
234 printf("Writing to BUCKPRO_REG failed: %d\n", ret);
235 return ret;
236 }
237
238 ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
239 if (ret) {
240 printf("Writing to SUPPLY_REG failed: %d\n", ret);
241 return ret;
242 }
243
244 return ret;
Fabio Estevam082a1122012-05-07 10:25:59 +0000245 }
246
247 if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
Fabio Estevamf330cec2013-11-20 21:17:36 -0200248 ret = pmic_init(I2C_0);
Fabio Estevamdf5b4c32012-12-28 04:05:28 +0000249 if (ret)
250 return ret;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000251
Fabio Estevam39ffa1f2012-12-11 06:36:58 +0000252 p = pmic_get("FSL_PMIC");
Łukasz Majewski1c6dba12012-11-13 03:21:55 +0000253 if (!p)
254 return -ENODEV;
Fabio Estevam082a1122012-05-07 10:25:59 +0000255
Simon Glass6a38e412017-08-03 12:22:09 -0600256 env_set("fdt_file", "imx53-qsrb.dtb");
Fabio Estevama68b1512014-11-10 17:38:19 -0200257
Fabio Estevam082a1122012-05-07 10:25:59 +0000258 /* Set VDDGP to 1.25V for 1GHz on SW1 */
259 pmic_reg_read(p, REG_SW_0, &val);
260 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
261 ret = pmic_reg_write(p, REG_SW_0, val);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000262 if (ret) {
263 printf("Writing to REG_SW_0 failed: %d\n", ret);
264 return ret;
265 }
Fabio Estevam082a1122012-05-07 10:25:59 +0000266
267 /* Set VCC as 1.30V on SW2 */
268 pmic_reg_read(p, REG_SW_1, &val);
269 val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000270 ret = pmic_reg_write(p, REG_SW_1, val);
271 if (ret) {
272 printf("Writing to REG_SW_1 failed: %d\n", ret);
273 return ret;
274 }
Fabio Estevam082a1122012-05-07 10:25:59 +0000275
276 /* Set global reset timer to 4s */
277 pmic_reg_read(p, REG_POWER_CTL2, &val);
278 val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000279 ret = pmic_reg_write(p, REG_POWER_CTL2, val);
280 if (ret) {
281 printf("Writing to REG_POWER_CTL2 failed: %d\n", ret);
282 return ret;
283 }
Fabio Estevam0436b7a2012-05-07 10:26:00 +0000284
285 /* Set VUSBSEL and VUSBEN for USB PHY supply*/
286 pmic_reg_read(p, REG_MODE_0, &val);
287 val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000288 ret = pmic_reg_write(p, REG_MODE_0, val);
289 if (ret) {
290 printf("Writing to REG_MODE_0 failed: %d\n", ret);
291 return ret;
292 }
Fabio Estevam0436b7a2012-05-07 10:26:00 +0000293
294 /* Set SWBST to 5V in auto mode */
295 val = SWBST_AUTO;
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000296 ret = pmic_reg_write(p, SWBST_CTRL, val);
297 if (ret) {
298 printf("Writing to SWBST_CTRL failed: %d\n", ret);
299 return ret;
300 }
301
302 return ret;
Fabio Estevam082a1122012-05-07 10:25:59 +0000303 }
Fabio Estevam2fc58322012-04-30 08:12:04 +0000304
Fabio Estevamfbbdadf2012-12-28 04:05:29 +0000305 return -1;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000306}
307
308static void clock_1GHz(void)
309{
310 int ret;
Benoît Thébaudeauafac1652012-09-27 10:19:58 +0000311 u32 ref_clk = MXC_HCLK;
Fabio Estevam2fc58322012-04-30 08:12:04 +0000312 /*
313 * After increasing voltage to 1.25V, we can switch
314 * CPU clock to 1GHz and DDR to 400MHz safely
315 */
316 ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
317 if (ret)
318 printf("CPU: Switch CPU clock to 1GHZ failed\n");
319
320 ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
321 ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
322 if (ret)
323 printf("CPU: Switch DDR clock to 400MHz failed\n");
324}
325
Jason Liuf5b81c82011-05-13 01:58:55 +0000326int board_early_init_f(void)
327{
328 setup_iomux_uart();
329 setup_iomux_fec();
Vikram Narayanan8bb48d62012-11-10 02:32:46 +0000330 setup_iomux_lcd();
Jason Liuf5b81c82011-05-13 01:58:55 +0000331
332 return 0;
333}
334
Stefano Babiccbf6c9c2012-08-05 00:18:53 +0000335/*
336 * Do not overwrite the console
337 * Use always serial for U-Boot console
338 */
339int overwrite_console(void)
Fabio Estevam026c9862012-04-30 08:12:03 +0000340{
Stefano Babiccbf6c9c2012-08-05 00:18:53 +0000341 return 1;
Fabio Estevam026c9862012-04-30 08:12:03 +0000342}
Fabio Estevam026c9862012-04-30 08:12:03 +0000343
Jason Liuf5b81c82011-05-13 01:58:55 +0000344int board_init(void)
345{
Jason Liuf5b81c82011-05-13 01:58:55 +0000346 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
347
Stefano Babic59dffd62012-02-22 00:24:41 +0000348 mxc_set_sata_internal_clock();
Fabio Estevam99f896e2012-05-29 05:54:39 +0000349 setup_iomux_i2c();
Fabio Estevamb665c832012-12-26 05:50:20 +0000350
Fabio Estevamb665c832012-12-26 05:50:20 +0000351 return 0;
352}
353
354int board_late_init(void)
355{
Fabio Estevam99f896e2012-05-29 05:54:39 +0000356 if (!power_init())
357 clock_1GHz();
Stefano Babic59dffd62012-02-22 00:24:41 +0000358
Jason Liuf5b81c82011-05-13 01:58:55 +0000359 return 0;
360}
361
362int checkboard(void)
363{
364 puts("Board: MX53 LOCO\n");
365
366 return 0;
367}