blob: 5762576fea2de490aeb046f9dec16ad48c20f252 [file] [log] [blame]
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +05301/*
2 * Xilinx ZED board DTS
3 *
Michal Simeke2612e12015-07-22 11:12:10 +02004 * Copyright (C) 2011 - 2015 Xilinx
5 * Copyright (C) 2012 National Instruments Corp.
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +05306 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9/dts-v1/;
10#include "zynq-7000.dtsi"
11
12/ {
Michal Simeke2612e12015-07-22 11:12:10 +020013 model = "Zynq Zed Development Board";
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +053014 compatible = "xlnx,zynq-zed", "xlnx,zynq-7000";
Masahiro Yamadad6367a22014-05-15 20:37:54 +090015
Masahiro Yamada87f645e2014-05-15 20:37:55 +090016 aliases {
Michal Simeke2612e12015-07-22 11:12:10 +020017 ethernet0 = &gem0;
Masahiro Yamada87f645e2014-05-15 20:37:55 +090018 serial0 = &uart1;
19 };
20
Masahiro Yamadad6367a22014-05-15 20:37:54 +090021 memory {
22 device_type = "memory";
Michal Simeke2612e12015-07-22 11:12:10 +020023 reg = <0x0 0x20000000>;
Masahiro Yamadad6367a22014-05-15 20:37:54 +090024 };
Michal Simeke2612e12015-07-22 11:12:10 +020025
26 chosen {
27 bootargs = "earlyprintk";
28 stdout-path = "serial0:115200n8";
29 };
30
31 usb_phy0: phy0 {
32 compatible = "usb-nop-xceiv";
33 #phy-cells = <0>;
34 };
35};
36
37&clkc {
38 ps-clk-frequency = <33333333>;
39};
40
41&gem0 {
42 status = "okay";
43 phy-mode = "rgmii-id";
44 phy-handle = <&ethernet_phy>;
45
46 ethernet_phy: ethernet-phy@0 {
47 reg = <0>;
48 };
49};
50
51&sdhci0 {
52 status = "okay";
53};
54
55&uart1 {
56 status = "okay";
57};
58
59&usb0 {
60 status = "okay";
61 dr_mode = "host";
62 usb-phy = <&usb_phy0>;
Jagannadha Sutradharudu Teki369ccb12014-01-09 01:48:26 +053063};