blob: befb556bd30bfacd5d5357a9434529dffcb87812 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Mingkai Hud2396512016-09-07 18:47:28 +08004 */
5
6#include <common.h>
7#include <fsl_ddr_sdram.h>
8#include <fsl_ddr_dimm_params.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06009#include <asm/global_data.h>
Mingkai Hud2396512016-09-07 18:47:28 +080010#include "ddr.h"
11#ifdef CONFIG_FSL_DEEP_SLEEP
12#include <fsl_sleep.h>
13#endif
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass243182c2017-05-17 08:23:06 -060015#include <asm/arch/clock.h>
Mingkai Hud2396512016-09-07 18:47:28 +080016
17DECLARE_GLOBAL_DATA_PTR;
18
19void fsl_ddr_board_options(memctl_options_t *popts,
20 dimm_params_t *pdimm,
21 unsigned int ctrl_num)
22{
23 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
24 ulong ddr_freq;
25
26 if (ctrl_num > 1) {
27 printf("Not supported controller number %d\n", ctrl_num);
28 return;
29 }
30 if (!pdimm->n_ranks)
31 return;
32
York Sunbe9aaa72018-01-29 09:44:39 -080033 if (popts->registered_dimm_en)
34 pbsp = rdimms[0];
35 else
36 pbsp = udimms[0];
Mingkai Hud2396512016-09-07 18:47:28 +080037
38 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
39 * freqency and n_banks specified in board_specific_parameters table.
40 */
41 ddr_freq = get_ddr_freq(0) / 1000000;
42 while (pbsp->datarate_mhz_high) {
43 if (pbsp->n_ranks == pdimm->n_ranks) {
44 if (ddr_freq <= pbsp->datarate_mhz_high) {
45 popts->clk_adjust = pbsp->clk_adjust;
46 popts->wrlvl_start = pbsp->wrlvl_start;
47 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
48 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
49 goto found;
50 }
51 pbsp_highest = pbsp;
52 }
53 pbsp++;
54 }
55
56 if (pbsp_highest) {
57 printf("Error: board specific timing not found for %lu MT/s\n",
58 ddr_freq);
59 printf("Trying to use the highest speed (%u) parameters\n",
60 pbsp_highest->datarate_mhz_high);
61 popts->clk_adjust = pbsp_highest->clk_adjust;
62 popts->wrlvl_start = pbsp_highest->wrlvl_start;
63 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
64 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
65 } else {
66 panic("DIMM is not supported by this board");
67 }
68found:
69 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
70 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
71
72 popts->data_bus_width = 0; /* 64-bit data bus */
Mingkai Hud2396512016-09-07 18:47:28 +080073 popts->bstopre = 0; /* enable auto precharge */
74
75 /*
76 * Factors to consider for half-strength driver enable:
77 * - number of DIMMs installed
78 */
79 popts->half_strength_driver_enable = 0;
80 /*
81 * Write leveling override
82 */
83 popts->wrlvl_override = 1;
84 popts->wrlvl_sample = 0xf;
85
86 /*
87 * Rtt and Rtt_WR override
88 */
89 popts->rtt_override = 0;
90
91 /* Enable ZQ calibration */
92 popts->zq_en = 1;
93
94 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
95 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
96 DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
Shengzhou Liu29a53012016-11-15 17:15:21 +080097
98 /* optimize cpo for erratum A-009942 */
York Sunbe9aaa72018-01-29 09:44:39 -080099 popts->cpo_sample = 0x61;
Mingkai Hud2396512016-09-07 18:47:28 +0800100}
101
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000102#ifdef CONFIG_TFABOOT
Simon Glass0e0ac202017-04-06 12:47:04 -0600103int fsl_initdram(void)
Mingkai Hud2396512016-09-07 18:47:28 +0800104{
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000105 gd->ram_size = tfa_get_dram_size();
106
107 if (!gd->ram_size)
108 gd->ram_size = fsl_ddr_sdram_size();
109
110 return 0;
111}
112#else
113int fsl_initdram(void)
114{
Mingkai Hud2396512016-09-07 18:47:28 +0800115 phys_size_t dram_size;
116
117#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
York Sun9b176962017-04-20 16:04:23 -0700118 gd->ram_size = fsl_ddr_sdram_size();
119
120 return 0;
Mingkai Hud2396512016-09-07 18:47:28 +0800121#else
122 puts("Initializing DDR....using SPD\n");
123
124 dram_size = fsl_ddr_sdram();
125#endif
126
127 erratum_a008850_post();
128
Simon Glass39f90ba2017-03-31 08:40:25 -0600129 gd->ram_size = dram_size;
130
131 return 0;
Mingkai Hud2396512016-09-07 18:47:28 +0800132}
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000133#endif