blob: 982149b394e150cd6448dddc189b1c2ea09ab933 [file] [log] [blame]
Simon Glassd73344b2020-09-22 12:45:14 -06001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Generic Intel ACPI table generation
4 *
5 * Copyright (C) 2017 Intel Corp.
6 * Copyright 2019 Google LLC
7 *
8 * Modified from coreboot src/soc/intel/common/block/acpi.c
9 */
10
Simon Glassd73344b2020-09-22 12:45:14 -060011#include <bloblist.h>
12#include <cpu.h>
13#include <dm.h>
14#include <acpi/acpigen.h>
15#include <asm/acpigen.h>
16#include <asm/acpi_table.h>
17#include <asm/cpu.h>
18#include <asm/cpu_common.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060019#include <asm/global_data.h>
Simon Glassd73344b2020-09-22 12:45:14 -060020#include <asm/intel_acpi.h>
21#include <asm/ioapic.h>
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +020022#include <asm/lapic.h>
Simon Glassd73344b2020-09-22 12:45:14 -060023#include <asm/mpspec.h>
24#include <asm/smm.h>
25#include <asm/turbo.h>
26#include <asm/intel_gnvs.h>
27#include <asm/arch/iomap.h>
28#include <asm/arch/pm.h>
29#include <asm/arch/systemagent.h>
30#include <dm/acpi.h>
31#include <linux/err.h>
32#include <power/acpi_pmc.h>
33
Moritz Fischerc6561722022-02-05 12:17:45 -080034int acpi_fill_mcfg(struct acpi_ctx *ctx)
Simon Glassd73344b2020-09-22 12:45:14 -060035{
Moritz Fischerc6561722022-02-05 12:17:45 -080036 size_t size;
37
Simon Glassd73344b2020-09-22 12:45:14 -060038 /* PCI Segment Group 0, Start Bus Number 0, End Bus Number is 255 */
Moritz Fischerc6561722022-02-05 12:17:45 -080039 size = acpi_create_mcfg_mmconfig((void *)ctx->current,
40 CONFIG_MMCONF_BASE_ADDRESS, 0, 0,
41 (CONFIG_SA_PCIEX_LENGTH >> 20) - 1);
42 acpi_inc(ctx, size);
43
44 return 0;
Simon Glassd73344b2020-09-22 12:45:14 -060045}
46
47static int acpi_sci_irq(void)
48{
49 int sci_irq = 9;
50 uint scis;
51 int ret;
52
53 ret = arch_read_sci_irq_select();
54 if (IS_ERR_VALUE(ret))
55 return log_msg_ret("sci_irq", ret);
56 scis = ret;
57 scis &= SCI_IRQ_MASK;
58 scis >>= SCI_IRQ_SHIFT;
59
60 /* Determine how SCI is routed. */
61 switch (scis) {
62 case SCIS_IRQ9:
63 case SCIS_IRQ10:
64 case SCIS_IRQ11:
65 sci_irq = scis - SCIS_IRQ9 + 9;
66 break;
67 case SCIS_IRQ20:
68 case SCIS_IRQ21:
69 case SCIS_IRQ22:
70 case SCIS_IRQ23:
71 sci_irq = scis - SCIS_IRQ20 + 20;
72 break;
73 default:
74 log_warning("Invalid SCI route! Defaulting to IRQ9\n");
75 sci_irq = 9;
76 break;
77 }
78
79 log_debug("SCI is IRQ%d\n", sci_irq);
80
81 return sci_irq;
82}
83
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +020084static void *acpi_madt_irq_overrides(void *current)
Simon Glassd73344b2020-09-22 12:45:14 -060085{
86 int sci = acpi_sci_irq();
87 u16 flags = MP_IRQ_TRIGGER_LEVEL;
88
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +020089 if (sci < 0) {
90 log_err("sci irq %d", sci);
91 return current;
92 }
Simon Glassd73344b2020-09-22 12:45:14 -060093
94 /* INT_SRC_OVR */
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +020095 current += acpi_create_madt_irqoverride(current, 0, 0, 2, 0);
Simon Glassd73344b2020-09-22 12:45:14 -060096
97 flags |= arch_madt_sci_irq_polarity(sci);
98
99 /* SCI */
100 current +=
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +0200101 acpi_create_madt_irqoverride(current, 0, sci, sci, flags);
Simon Glassd73344b2020-09-22 12:45:14 -0600102
103 return current;
104}
105
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +0200106void *acpi_fill_madt(struct acpi_madt *madt, struct acpi_ctx *ctx)
Simon Glassd73344b2020-09-22 12:45:14 -0600107{
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +0200108 void *current = ctx->current;
109
110 madt->lapic_addr = LAPIC_DEFAULT_BASE;
111 madt->flags = ACPI_MADT_PCAT_COMPAT;
112
Simon Glassd73344b2020-09-22 12:45:14 -0600113 /* Local APICs */
114 current += acpi_create_madt_lapics(current);
115
116 /* IOAPIC */
Patrick Rudolph97b4c8a2024-10-23 15:19:46 +0200117 current += acpi_create_madt_ioapic(current, 2, IO_APIC_ADDR, 0);
Simon Glassd73344b2020-09-22 12:45:14 -0600118
119 return acpi_madt_irq_overrides(current);
120}
121
122void intel_acpi_fill_fadt(struct acpi_fadt *fadt)
123{
124 const u16 pmbase = IOMAP_ACPI_BASE;
125
126 /* Use ACPI 3.0 revision. */
127 fadt->header.revision = acpi_get_table_revision(ACPITAB_FADT);
128
129 fadt->sci_int = acpi_sci_irq();
130 fadt->smi_cmd = APM_CNT;
131 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
132 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
133 fadt->s4bios_req = 0x0;
134 fadt->pstate_cnt = 0;
135
136 fadt->pm1a_evt_blk = pmbase + PM1_STS;
137 fadt->pm1b_evt_blk = 0x0;
138 fadt->pm1a_cnt_blk = pmbase + PM1_CNT;
139 fadt->pm1b_cnt_blk = 0x0;
140
141 fadt->gpe0_blk = pmbase + GPE0_STS;
142
143 fadt->pm1_evt_len = 4;
144 fadt->pm1_cnt_len = 2;
145
146 /* GPE0 STS/EN pairs each 32 bits wide. */
147 fadt->gpe0_blk_len = 2 * GPE0_REG_MAX * sizeof(uint32_t);
148
149 fadt->flush_size = 0x400; /* twice of cache size */
150 fadt->flush_stride = 0x10; /* Cache line width */
151 fadt->duty_offset = 1;
152 fadt->day_alrm = 0xd;
153
154 fadt->flags = ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED |
155 ACPI_FADT_C2_MP_SUPPORTED | ACPI_FADT_SLEEP_BUTTON |
156 ACPI_FADT_RESET_REGISTER | ACPI_FADT_SEALED_CASE |
157 ACPI_FADT_S4_RTC_WAKE | ACPI_FADT_PLATFORM_CLOCK;
158
159 fadt->reset_reg.space_id = 1;
160 fadt->reset_reg.bit_width = 8;
161 fadt->reset_reg.addrl = IO_PORT_RESET;
162 fadt->reset_value = RST_CPU | SYS_RST;
163
164 fadt->x_pm1a_evt_blk.space_id = 1;
165 fadt->x_pm1a_evt_blk.bit_width = fadt->pm1_evt_len * 8;
166 fadt->x_pm1a_evt_blk.addrl = pmbase + PM1_STS;
167
168 fadt->x_pm1b_evt_blk.space_id = 1;
169
170 fadt->x_pm1a_cnt_blk.space_id = 1;
171 fadt->x_pm1a_cnt_blk.bit_width = fadt->pm1_cnt_len * 8;
172 fadt->x_pm1a_cnt_blk.addrl = pmbase + PM1_CNT;
173
174 fadt->x_pm1b_cnt_blk.space_id = 1;
175
176 fadt->x_gpe1_blk.space_id = 1;
177}
178
179int intel_southbridge_write_acpi_tables(const struct udevice *dev,
180 struct acpi_ctx *ctx)
181{
182 int ret;
183
184 ret = acpi_write_dbg2_pci_uart(ctx, gd->cur_serial_dev,
185 ACPI_ACCESS_SIZE_DWORD_ACCESS);
186 if (ret)
187 return log_msg_ret("dbg2", ret);
188
189 ret = acpi_write_hpet(ctx);
190 if (ret)
191 return log_msg_ret("hpet", ret);
192
193 return 0;
194}
195
196__weak u32 acpi_fill_soc_wake(u32 generic_pm1_en,
197 const struct chipset_power_state *ps)
198{
199 return generic_pm1_en;
200}
201
202__weak int acpi_create_gnvs(struct acpi_global_nvs *gnvs)
203{
204 return 0;
205}
206
207int southbridge_inject_dsdt(const struct udevice *dev, struct acpi_ctx *ctx)
208{
209 struct acpi_global_nvs *gnvs;
210 int ret;
211
Simon Glass06373972020-09-19 18:49:29 -0600212 ret = bloblist_ensure_size(BLOBLISTT_ACPI_GNVS, sizeof(*gnvs), 0,
Simon Glassd73344b2020-09-22 12:45:14 -0600213 (void **)&gnvs);
214 if (ret)
215 return log_msg_ret("bloblist", ret);
Simon Glassd73344b2020-09-22 12:45:14 -0600216
217 ret = acpi_create_gnvs(gnvs);
218 if (ret)
219 return log_msg_ret("gnvs", ret);
220
221 /*
222 * TODO(sjg@chromum.org): tell SMI about it
223 * smm_setup_structures(gnvs, NULL, NULL);
224 */
225
226 /* Add it to DSDT */
227 acpigen_write_scope(ctx, "\\");
228 acpigen_write_name_dword(ctx, "NVSA", (uintptr_t)gnvs);
229 acpigen_pop_len(ctx);
230
231 return 0;
232}
233
234static int calculate_power(int tdp, int p1_ratio, int ratio)
235{
236 u32 m;
237 u32 power;
238
239 /*
240 * M = ((1.1 - ((p1_ratio - ratio) * 0.00625)) / 1.1) ^ 2
241 *
242 * Power = (ratio / p1_ratio) * m * tdp
243 */
244
245 m = (110000 - ((p1_ratio - ratio) * 625)) / 11;
246 m = (m * m) / 1000;
247
248 power = ((ratio * 100000 / p1_ratio) / 100);
249 power *= (m / 100) * (tdp / 1000);
250 power /= 1000;
251
252 return power;
253}
254
255void generate_p_state_entries(struct acpi_ctx *ctx, int core,
256 int cores_per_package)
257{
258 int ratio_min, ratio_max, ratio_turbo, ratio_step;
259 int coord_type, power_max, num_entries;
260 int ratio, power, clock, clock_max;
261 bool turbo;
262
263 coord_type = cpu_get_coord_type();
264 ratio_min = cpu_get_min_ratio();
265 ratio_max = cpu_get_max_ratio();
266 clock_max = (ratio_max * cpu_get_bus_clock_khz()) / 1000;
267 turbo = (turbo_get_state() == TURBO_ENABLED);
268
269 /* Calculate CPU TDP in mW */
270 power_max = cpu_get_power_max();
271
272 /* Write _PCT indicating use of FFixedHW */
273 acpigen_write_empty_pct(ctx);
274
275 /* Write _PPC with no limit on supported P-state */
276 acpigen_write_ppc_nvs(ctx);
277 /* Write PSD indicating configured coordination type */
278 acpigen_write_psd_package(ctx, core, 1, coord_type);
279
280 /* Add P-state entries in _PSS table */
281 acpigen_write_name(ctx, "_PSS");
282
283 /* Determine ratio points */
284 ratio_step = PSS_RATIO_STEP;
285 do {
286 num_entries = ((ratio_max - ratio_min) / ratio_step) + 1;
287 if (((ratio_max - ratio_min) % ratio_step) > 0)
288 num_entries += 1;
289 if (turbo)
290 num_entries += 1;
291 if (num_entries > PSS_MAX_ENTRIES)
292 ratio_step += 1;
293 } while (num_entries > PSS_MAX_ENTRIES);
294
295 /* _PSS package count depends on Turbo */
296 acpigen_write_package(ctx, num_entries);
297
298 /* P[T] is Turbo state if enabled */
299 if (turbo) {
300 ratio_turbo = cpu_get_max_turbo_ratio();
301
302 /* Add entry for Turbo ratio */
303 acpigen_write_pss_package(ctx, clock_max + 1, /* MHz */
304 power_max, /* mW */
305 PSS_LATENCY_TRANSITION,/* lat1 */
306 PSS_LATENCY_BUSMASTER,/* lat2 */
307 ratio_turbo << 8, /* control */
308 ratio_turbo << 8); /* status */
309 num_entries -= 1;
310 }
311
312 /* First regular entry is max non-turbo ratio */
313 acpigen_write_pss_package(ctx, clock_max, /* MHz */
314 power_max, /* mW */
315 PSS_LATENCY_TRANSITION,/* lat1 */
316 PSS_LATENCY_BUSMASTER,/* lat2 */
317 ratio_max << 8, /* control */
318 ratio_max << 8); /* status */
319 num_entries -= 1;
320
321 /* Generate the remaining entries */
322 for (ratio = ratio_min + ((num_entries - 1) * ratio_step);
323 ratio >= ratio_min; ratio -= ratio_step) {
324 /* Calculate power at this ratio */
325 power = calculate_power(power_max, ratio_max, ratio);
326 clock = (ratio * cpu_get_bus_clock_khz()) / 1000;
327
328 acpigen_write_pss_package(ctx, clock, /* MHz */
329 power, /* mW */
330 PSS_LATENCY_TRANSITION,/* lat1 */
331 PSS_LATENCY_BUSMASTER,/* lat2 */
332 ratio << 8, /* control */
333 ratio << 8); /* status */
334 }
335 /* Fix package length */
336 acpigen_pop_len(ctx);
337}
338
339void generate_t_state_entries(struct acpi_ctx *ctx, int core,
340 int cores_per_package, struct acpi_tstate *entry,
341 int nentries)
342{
343 if (!nentries)
344 return;
345
346 /* Indicate SW_ALL coordination for T-states */
347 acpigen_write_tsd_package(ctx, core, cores_per_package, SW_ALL);
348
349 /* Indicate FixedHW so OS will use MSR */
350 acpigen_write_empty_ptc(ctx);
351
352 /* Set NVS controlled T-state limit */
353 acpigen_write_tpc(ctx, "\\TLVL");
354
355 /* Write TSS table for MSR access */
356 acpigen_write_tss_package(ctx, entry, nentries);
357}
358
359int acpi_generate_cpu_header(struct acpi_ctx *ctx, int core_id,
360 const struct acpi_cstate *c_state_map,
361 int num_cstates)
362{
363 bool is_first = !core_id;
364
365 /* Generate processor \_PR.CPUx */
366 acpigen_write_processor(ctx, core_id, is_first ? ACPI_BASE_ADDRESS : 0,
367 is_first ? 6 : 0);
368
369 /* Generate C-state tables */
370 acpigen_write_cst_package(ctx, c_state_map, num_cstates);
371
372 return 0;
373}
374
375int acpi_generate_cpu_package_final(struct acpi_ctx *ctx, int cores_per_package)
376{
377 /*
378 * PPKG is usually used for thermal management of the first and only
379 * package
380 */
381 acpigen_write_processor_package(ctx, "PPKG", 0, cores_per_package);
382
383 /* Add a method to notify processor nodes */
384 acpigen_write_processor_cnot(ctx, cores_per_package);
385
386 return 0;
387}