blob: dc1ff39d05a0cb5933d02a21c758efbf0cba70d1 [file] [log] [blame]
Tom Rini53633a82024-02-29 12:33:36 -05001# SPDX-License-Identifier: GPL-2.0-or-later OR BSD-2-Clause
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/watchdog/xlnx,xps-timebase-wdt.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: Xilinx AXI/PLB softcore and window Watchdog Timer
8
9maintainers:
10 - Shubhrajyoti Datta <shubhrajyoti.datta@amd.com>
11 - Srinivas Neeli <srinivas.neeli@amd.com>
12
13description:
14 The Timebase watchdog timer(WDT) is a free-running 32 bit counter.
15 WDT uses a dual-expiration architecture. After one expiration of
16 the timeout interval, an interrupt is generated and the WDT state
17 bit is set to one in the status register. If the state bit is not
18 cleared (by writing a one to the state bit) before the next
19 expiration of the timeout interval, a WDT reset is generated.
20
21allOf:
22 - $ref: watchdog.yaml#
23
24properties:
25 compatible:
26 enum:
27 - xlnx,xps-timebase-wdt-1.01.a
28 - xlnx,xps-timebase-wdt-1.00.a
29
30 reg:
31 maxItems: 1
32
33 clocks:
34 maxItems: 1
35
36 clock-frequency:
37 description: Frequency of clock in Hz
38
39 xlnx,wdt-interval:
40 $ref: /schemas/types.yaml#/definitions/uint32
41 description: Watchdog timeout interval
42 minimum: 8
43 maximum: 32
44
45 xlnx,wdt-enable-once:
46 $ref: /schemas/types.yaml#/definitions/uint32
47 enum: [0, 1]
48 description: If watchdog is configured as enable once,
49 then the watchdog cannot be disabled after
50 it has been enabled.
51
52required:
53 - compatible
54 - reg
55
56unevaluatedProperties: false
57
58examples:
59 - |
60 watchdog@40100000 {
61 compatible = "xlnx,xps-timebase-wdt-1.00.a";
62 reg = <0x40100000 0x1000>;
63 clock-frequency = <50000000>;
64 clocks = <&clkc 15>;
65 xlnx,wdt-enable-once = <0x0>;
66 xlnx,wdt-interval = <0x1b>;
67 };
68...