Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005-2006 Atmel Corporation |
| 3 | * |
| 4 | * Configuration settings for the ATSTK1002 CPU daughterboard |
| 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 7 | */ |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
Andreas Bießmann | 94156fa | 2010-11-04 23:15:30 +0000 | [diff] [blame] | 11 | #include <asm/arch/hardware.h> |
Haavard Skinnemoen | 23f62f1 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 12 | |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 13 | #define CONFIG_AT32AP |
| 14 | #define CONFIG_AT32AP7000 |
| 15 | #define CONFIG_ATSTK1006 |
| 16 | #define CONFIG_ATSTK1000 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 17 | |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 18 | |
| 19 | /* |
| 20 | * Set up the PLL to run at 140 MHz, the CPU to run at the PLL |
| 21 | * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the |
| 22 | * PLL frequency. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 23 | * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 24 | */ |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 25 | #define CONFIG_PLL |
| 26 | #define CONFIG_SYS_POWER_MANAGER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 27 | #define CONFIG_SYS_OSC0_HZ 20000000 |
| 28 | #define CONFIG_SYS_PLL0_DIV 1 |
| 29 | #define CONFIG_SYS_PLL0_MUL 7 |
| 30 | #define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 31 | /* |
| 32 | * Set the CPU running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 33 | * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 34 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 35 | #define CONFIG_SYS_CLKDIV_CPU 0 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 36 | /* |
| 37 | * Set the HSB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 38 | * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 39 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | #define CONFIG_SYS_CLKDIV_HSB 1 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 41 | /* |
| 42 | * Set the PBA running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 43 | * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 44 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | #define CONFIG_SYS_CLKDIV_PBA 2 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 46 | /* |
| 47 | * Set the PBB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 49 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_CLKDIV_PBB 1 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 51 | |
Haavard Skinnemoen | c6f292f | 2010-08-12 13:52:54 +0700 | [diff] [blame] | 52 | /* Reserve VM regions for SDRAM and NOR flash */ |
| 53 | #define CONFIG_SYS_NR_VM_REGIONS 2 |
| 54 | |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 55 | /* |
| 56 | * The PLLOPT register controls the PLL like this: |
| 57 | * icp = PLLOPT<2> |
| 58 | * ivco = PLLOPT<1:0> |
| 59 | * |
| 60 | * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz). |
| 61 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_PLL0_OPT 0x04 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 63 | |
Andreas Bießmann | 5807e79 | 2010-11-04 23:15:31 +0000 | [diff] [blame] | 64 | #define CONFIG_USART_BASE ATMEL_BASE_USART1 |
| 65 | #define CONFIG_USART_ID 1 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 66 | |
| 67 | /* User serviceable stuff */ |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 68 | #define CONFIG_DOS_PARTITION |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 69 | |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 70 | #define CONFIG_CMDLINE_TAG |
| 71 | #define CONFIG_SETUP_MEMORY_TAGS |
| 72 | #define CONFIG_INITRD_TAG |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 73 | |
| 74 | #define CONFIG_STACKSIZE (2048) |
| 75 | |
| 76 | #define CONFIG_BAUDRATE 115200 |
| 77 | #define CONFIG_BOOTARGS \ |
| 78 | "console=ttyS0 root=mtd3 fbmem=2400k" |
| 79 | |
| 80 | #define CONFIG_BOOTCOMMAND \ |
| 81 | "fsload; bootm $(fileaddr)" |
| 82 | |
| 83 | /* |
| 84 | * Only interrupt autoboot if <space> is pressed. Otherwise, garbage |
| 85 | * data on the serial line may interrupt the boot sequence. |
| 86 | */ |
| 87 | #define CONFIG_BOOTDELAY 1 |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 88 | #define CONFIG_AUTOBOOT |
| 89 | #define CONFIG_AUTOBOOT_KEYED |
Wolfgang Denk | dd5463b | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 90 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 91 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 92 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
| 93 | #define CONFIG_AUTOBOOT_STOP_STR " " |
| 94 | |
| 95 | /* |
| 96 | * After booting the board for the first time, new ethernet addresses |
| 97 | * should be generated and assigned to the environment variables |
| 98 | * "ethaddr" and "eth1addr". This is normally done during production. |
| 99 | */ |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 100 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 101 | |
| 102 | /* |
| 103 | * BOOTP options |
| 104 | */ |
| 105 | #define CONFIG_BOOTP_SUBNETMASK |
| 106 | #define CONFIG_BOOTP_GATEWAY |
| 107 | |
| 108 | |
| 109 | /* |
| 110 | * Command line configuration. |
| 111 | */ |
| 112 | #include <config_cmd_default.h> |
| 113 | |
| 114 | #define CONFIG_CMD_ASKENV |
| 115 | #define CONFIG_CMD_DHCP |
| 116 | #define CONFIG_CMD_EXT2 |
| 117 | #define CONFIG_CMD_FAT |
| 118 | #define CONFIG_CMD_JFFS2 |
| 119 | #define CONFIG_CMD_MMC |
| 120 | |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 121 | #undef CONFIG_CMD_FPGA |
| 122 | #undef CONFIG_CMD_SETGETDCR |
Wolfgang Denk | 85c25df | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 123 | #undef CONFIG_CMD_SOURCE |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 124 | #undef CONFIG_CMD_XIMG |
| 125 | |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 126 | #define CONFIG_ATMEL_USART |
| 127 | #define CONFIG_MACB |
| 128 | #define CONFIG_PORTMUX_PIO |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_NR_PIOS 5 |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 130 | #define CONFIG_SYS_HSDRAMC |
| 131 | #define CONFIG_MMC |
Sven Schnelle | 8aa9682 | 2011-10-21 14:49:25 +0200 | [diff] [blame] | 132 | #define CONFIG_GENERIC_ATMEL_MCI |
| 133 | #define CONFIG_GENERIC_MMC |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 134 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_DCACHE_LINESZ 32 |
| 136 | #define CONFIG_SYS_ICACHE_LINESZ 32 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 137 | |
| 138 | #define CONFIG_NR_DRAM_BANKS 1 |
| 139 | |
Andreas Bießmann | ab7344a | 2011-06-28 04:15:58 +0000 | [diff] [blame] | 140 | #define CONFIG_SYS_FLASH_CFI |
| 141 | #define CONFIG_FLASH_CFI_DRIVER |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_FLASH_BASE 0x00000000 |
| 144 | #define CONFIG_SYS_FLASH_SIZE 0x800000 |
| 145 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 146 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 147 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
Andreas Bießmann | 71c2bf5 | 2011-04-18 04:12:44 +0000 | [diff] [blame] | 149 | #define CONFIG_SYS_TEXT_BASE 0x00000000 |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE |
| 152 | #define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE |
| 153 | #define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 154 | |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 155 | #define CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 156 | #define CONFIG_ENV_SIZE 65536 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE) |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE) |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_MALLOC_LEN (256*1024) |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 162 | |
| 163 | /* Allow 4MB for the kernel run-time image */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000) |
| 165 | #define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024) |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 166 | |
| 167 | /* Other configuration settings that shouldn't have to change all that often */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_PROMPT "U-Boot> " |
| 169 | #define CONFIG_SYS_CBSIZE 256 |
| 170 | #define CONFIG_SYS_MAXARGS 16 |
| 171 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
Andreas Bießmann | 731e0f6 | 2011-04-18 04:12:39 +0000 | [diff] [blame] | 172 | #define CONFIG_SYS_LONGHELP |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE |
| 175 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x3f00000) |
| 176 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 } |
Haavard Skinnemoen | 1ba3b74 | 2007-11-22 12:14:11 +0100 | [diff] [blame] | 177 | |
| 178 | #endif /* __CONFIG_H */ |