blob: 1437875cfa7b4f5d9bf666bc9eef53cafa18d255 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Tom Rini8c70baa2021-12-14 13:36:40 -050011#include <clock_legacy.h>
Simon Glassafb02152019-12-28 10:45:01 -070012#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060013#include <env.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060014#include <env_internal.h>
Simon Glassf11478f2019-12-28 10:45:07 -070015#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060016#include <init.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090017#include <malloc.h>
18#include <netdev.h>
Nobuhiro Iwamatsu95744732014-12-09 16:20:04 +090019#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060020#include <asm/global_data.h>
Nobuhiro Iwamatsu95744732014-12-09 16:20:04 +090021#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090022#include <asm/processor.h>
23#include <asm/mach-types.h>
24#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060025#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060026#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090027#include <linux/errno.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090028#include <asm/arch/sys_proto.h>
29#include <asm/gpio.h>
30#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090031#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +090032#include <asm/arch/mmc.h>
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090033#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090034#include <miiphy.h>
Nobuhiro Iwamatsua99b6b52013-10-10 09:13:41 +090035#include <i2c.h>
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +090036#include <mmc.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090037#include "qos.h"
38
39DECLARE_GLOBAL_DATA_PTR;
40
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090041#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090042void s_init(void)
43{
Nobuhiro Iwamatsufa3e41b2014-03-27 16:18:19 +090044 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
45 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090046
47 /* Watchdog init */
48 writel(0xA5A5A500, &rwdt->rwtcsra);
49 writel(0xA5A5A500, &swdt->swtcsra);
50
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090051 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090052 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsu67fd59b2014-10-31 16:08:11 +090053 u32 stat = 0;
Tom Rini8c70baa2021-12-14 13:36:40 -050054 u32 stc = ((1400 / CLK2MHZ(get_board_sys_clk())) - 1)
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090055 << PLL0_STC_BIT;
56 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsu67fd59b2014-10-31 16:08:11 +090057
58 do {
59 stat = readl(PLLECR) & PLL0ST;
60 } while (stat == 0x0);
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090061 }
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090062
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090063 /* QoS(Quality-of-Service) Init */
64 qos_init();
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090065}
66
Marek Vasut016a6052018-04-23 20:24:06 +020067#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090068
Marek Vasut016a6052018-04-23 20:24:06 +020069#define SD1CKCR 0xE6150078
70#define SD2CKCR 0xE615026C
71#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090072
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090073int board_early_init_f(void)
74{
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090075 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090076
77 /*
78 * SD0 clock is set to 97.5MHz by default.
Marek Vasut016a6052018-04-23 20:24:06 +020079 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090080 */
Marek Vasut016a6052018-04-23 20:24:06 +020081 writel(SD_97500KHZ, SD1CKCR);
82 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090083
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090084 return 0;
85}
86
Marek Vasut016a6052018-04-23 20:24:06 +020087#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
88
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090089int board_init(void)
90{
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090091 /* adress of boot parameters */
Tom Rinibb4dd962022-11-16 13:10:37 -050092 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090093
Marek Vasut016a6052018-04-23 20:24:06 +020094 /* Force ethernet PHY out of reset */
95 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
96 gpio_direction_output(ETHERNET_PHY_RESET, 0);
97 mdelay(10);
98 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090099
100 return 0;
101}
102
Marek Vasut016a6052018-04-23 20:24:06 +0200103int dram_init(void)
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900104{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530105 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut016a6052018-04-23 20:24:06 +0200106 return -EINVAL;
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900107
Marek Vasut016a6052018-04-23 20:24:06 +0200108 return 0;
109}
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900110
Marek Vasut016a6052018-04-23 20:24:06 +0200111int dram_init_banksize(void)
112{
113 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900114
Marek Vasut016a6052018-04-23 20:24:06 +0200115 return 0;
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900116}
117
Marek Vasut016a6052018-04-23 20:24:06 +0200118/* KSZ8041NL/RNL */
119#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100120#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900121#define PHY_LED_MODE_ACK 0x4000
122int board_phy_config(struct phy_device *phydev)
123{
124 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
125 ret &= ~PHY_LED_MODE;
126 ret |= PHY_LED_MODE_ACK;
127 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
128
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900129 return 0;
130}
131
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100132void reset_cpu(void)
Marek Vasut016a6052018-04-23 20:24:06 +0200133{
134 struct udevice *dev;
135 const u8 pmic_bus = 2;
136 const u8 pmic_addr = 0x58;
137 u8 data;
138 int ret;
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900139
Marek Vasut016a6052018-04-23 20:24:06 +0200140 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
141 if (ret)
142 hang();
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900143
Marek Vasut016a6052018-04-23 20:24:06 +0200144 ret = dm_i2c_read(dev, 0x13, &data, 1);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900145 if (ret)
Marek Vasut016a6052018-04-23 20:24:06 +0200146 hang();
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900147
Marek Vasut016a6052018-04-23 20:24:06 +0200148 data |= BIT(1);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900149
Marek Vasut016a6052018-04-23 20:24:06 +0200150 ret = dm_i2c_write(dev, 0x13, &data, 1);
151 if (ret)
152 hang();
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +0900153}
154
Marek Vasut016a6052018-04-23 20:24:06 +0200155enum env_location env_get_location(enum env_operation op, int prio)
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900156{
Marek Vasut016a6052018-04-23 20:24:06 +0200157 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900158
Marek Vasut016a6052018-04-23 20:24:06 +0200159 /* Block environment access if loaded using JTAG */
160 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
161 (op != ENVOP_INIT))
162 return ENVL_UNKNOWN;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900163
Marek Vasut016a6052018-04-23 20:24:06 +0200164 if (prio)
165 return ENVL_UNKNOWN;
Nobuhiro Iwamatsua99b6b52013-10-10 09:13:41 +0900166
Marek Vasut016a6052018-04-23 20:24:06 +0200167 return ENVL_SPI_FLASH;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900168}