wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 1 | /* |
| 2 | * GNU General Public License for more details. |
| 3 | * |
| 4 | * MATRIX Vision GmbH / June 2002-Nov 2003 |
| 5 | * Andre Schwarz |
| 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <mpc824x.h> |
| 10 | #include <asm/io.h> |
| 11 | #include <ns16550.h> |
Ben Warren | 840f8a5 | 2008-08-31 10:45:44 -0700 | [diff] [blame] | 12 | #include <netdev.h> |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 13 | |
| 14 | #ifdef CONFIG_PCI |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 15 | #include <pci.h> |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 16 | #endif |
| 17 | |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 18 | DECLARE_GLOBAL_DATA_PTR; |
| 19 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 20 | u32 get_BoardType (void); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 21 | |
| 22 | #define PCI_CONFIG(b,d,f,r) cpu_to_le32(0x80000000 | ((b&0xff)<<16) \ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 23 | | ((d&0x1f)<<11) \ |
| 24 | | ((f&0x7)<<7) \ |
| 25 | | (r&0xfc) ) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 26 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 27 | int mv_pci_read (int bus, int dev, int func, int reg) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 28 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 29 | *(u32 *) (0xfec00cf8) = PCI_CONFIG (bus, dev, func, reg); |
| 30 | asm ("sync"); |
| 31 | return cpu_to_le32 (*(u32 *) (0xfee00cfc)); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 32 | } |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 33 | |
| 34 | u32 get_BoardType () |
| 35 | { |
| 36 | return (mv_pci_read (0, 0xe, 0, 0) == 0x06801095 ? 0 : 1); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 37 | } |
| 38 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 39 | void init_2nd_DUART (void) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 40 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 41 | NS16550_t console = (NS16550_t) CONFIG_SYS_NS16550_COM2; |
| 42 | int clock_divisor = CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE; |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 43 | |
| 44 | *(u8 *) (0xfc004511) = 0x1; |
| 45 | NS16550_init (console, clock_divisor); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 46 | } |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 47 | void hw_watchdog_reset (void) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 48 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 49 | if (get_BoardType () == 0) { |
| 50 | *(u32 *) (0xff000005) = 0; |
| 51 | asm ("sync"); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 52 | } |
| 53 | } |
| 54 | int checkboard (void) |
| 55 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 56 | ulong busfreq = get_bus_freq (0); |
| 57 | char buf[32]; |
| 58 | u32 BoardType = get_BoardType (); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 59 | char *BoardName[2] = { "mvBlueBOX", "mvBlueLYNX" }; |
| 60 | char *p; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 61 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 62 | hw_watchdog_reset (); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 63 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 64 | printf ("U-Boot (%s) running on mvBLUE device.\n", MV_VERSION); |
| 65 | printf (" Found %s running at %s MHz memory clock.\n", |
| 66 | BoardName[BoardType], strmhz (buf, busfreq)); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 67 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 68 | init_2nd_DUART (); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 69 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 70 | if ((p = getenv ("console_nr")) != NULL) { |
| 71 | unsigned long con_nr = simple_strtoul (p, NULL, 10) & 3; |
| 72 | |
Masahiro Yamada | 197c720 | 2014-04-04 20:09:58 +0900 | [diff] [blame] | 73 | gd->baudrate &= ~3; |
| 74 | gd->baudrate |= con_nr & 3; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 75 | } |
| 76 | return 0; |
| 77 | } |
| 78 | |
Becky Bruce | bd99ae7 | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 79 | phys_size_t initdram (int board_type) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 80 | { |
wdenk | 87249ba | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 81 | long size; |
| 82 | long new_bank0_end; |
| 83 | long mear1; |
| 84 | long emear1; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 85 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | size = get_ram_size(CONFIG_SYS_SDRAM_BASE, CONFIG_SYS_MAX_RAM_SIZE); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 87 | |
wdenk | 87249ba | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 88 | new_bank0_end = size - 1; |
| 89 | mear1 = mpc824x_mpc107_getreg(MEAR1); |
| 90 | emear1 = mpc824x_mpc107_getreg(EMEAR1); |
| 91 | mear1 = (mear1 & 0xFFFFFF00) | |
| 92 | ((new_bank0_end & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT); |
| 93 | emear1 = (emear1 & 0xFFFFFF00) | |
| 94 | ((new_bank0_end & MICR_ADDR_MASK) >> MICR_EADDR_SHIFT); |
| 95 | mpc824x_mpc107_setreg(MEAR1, mear1); |
| 96 | mpc824x_mpc107_setreg(EMEAR1, emear1); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 97 | |
wdenk | 87249ba | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 98 | return (size); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 99 | } |
| 100 | |
| 101 | /* ------------------------------------------------------------------------- */ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 102 | u8 *dhcp_vendorex_prep (u8 * e) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 103 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 104 | char *ptr; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 105 | |
| 106 | /* DHCP vendor-class-identifier = 60 */ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 107 | if ((ptr = getenv ("dhcp_vendor-class-identifier"))) { |
| 108 | *e++ = 60; |
| 109 | *e++ = strlen (ptr); |
| 110 | while (*ptr) |
| 111 | *e++ = *ptr++; |
| 112 | } |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 113 | /* my DHCP_CLIENT_IDENTIFIER = 61 */ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 114 | if ((ptr = getenv ("dhcp_client_id"))) { |
| 115 | *e++ = 61; |
| 116 | *e++ = strlen (ptr); |
| 117 | while (*ptr) |
| 118 | *e++ = *ptr++; |
| 119 | } |
| 120 | return e; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 121 | } |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 122 | |
| 123 | u8 *dhcp_vendorex_proc (u8 * popt) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 124 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 125 | return NULL; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 126 | } |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 127 | |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 128 | /* ------------------------------------------------------------------------- */ |
| 129 | |
| 130 | /* |
| 131 | * Initialize PCI Devices |
| 132 | */ |
| 133 | #ifdef CONFIG_PCI |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 134 | void pci_mvblue_clear_base (struct pci_controller *hose, pci_dev_t dev) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 135 | { |
| 136 | u32 cnt; |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 137 | |
| 138 | printf ("clear base @ dev/func 0x%02x/0x%02x ... ", PCI_DEV (dev), |
| 139 | PCI_FUNC (dev)); |
| 140 | for (cnt = 0; cnt < 6; cnt++) |
| 141 | pci_hose_write_config_dword (hose, dev, 0x10 + (4 * cnt), |
| 142 | 0x0); |
| 143 | printf ("done\n"); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 144 | } |
| 145 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 146 | void duart_setup (u32 base, u16 divisor) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 147 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 148 | printf ("duart setup ..."); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 3), 0x80); |
| 150 | out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 0), divisor & 0xff); |
| 151 | out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 1), divisor >> 8); |
| 152 | out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 3), 0x03); |
| 153 | out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 4), 0x03); |
| 154 | out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 2), 0x07); |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 155 | printf ("done\n"); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 156 | } |
| 157 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 158 | void pci_mvblue_fixup_irq_behind_bridge (struct pci_controller *hose, |
| 159 | pci_dev_t bridge, unsigned char irq) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 160 | { |
| 161 | pci_dev_t d; |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 162 | unsigned char bus; |
| 163 | unsigned short vendor, class; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 164 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 165 | pci_hose_read_config_byte (hose, bridge, PCI_SECONDARY_BUS, &bus); |
| 166 | for (d = PCI_BDF (bus, 0, 0); |
| 167 | d < PCI_BDF (bus, PCI_MAX_PCI_DEVICES - 1, |
| 168 | PCI_MAX_PCI_FUNCTIONS - 1); |
| 169 | d += PCI_BDF (0, 0, 1)) { |
| 170 | pci_hose_read_config_word (hose, d, PCI_VENDOR_ID, &vendor); |
| 171 | if (vendor != 0xffff && vendor != 0x0000) { |
| 172 | pci_hose_read_config_word (hose, d, PCI_CLASS_DEVICE, |
| 173 | &class); |
| 174 | if (class == PCI_CLASS_BRIDGE_PCI) |
| 175 | pci_mvblue_fixup_irq_behind_bridge (hose, d, |
| 176 | irq); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 177 | else |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 178 | pci_hose_write_config_byte (hose, d, |
| 179 | PCI_INTERRUPT_LINE, |
| 180 | irq); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 181 | } |
| 182 | } |
| 183 | } |
| 184 | |
| 185 | #define MV_MAX_PCI_BUSSES 3 |
| 186 | #define SLOT0_IRQ 3 |
| 187 | #define SLOT1_IRQ 4 |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 188 | void pci_mvblue_fixup_irq (struct pci_controller *hose, pci_dev_t dev) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 189 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 190 | unsigned char line = 0xff; |
| 191 | unsigned short class; |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 192 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 193 | if (PCI_BUS (dev) == 0) { |
| 194 | switch (PCI_DEV (dev)) { |
| 195 | case 0xd: |
| 196 | if (get_BoardType () == 0) { |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 197 | line = 1; |
| 198 | } else |
| 199 | /* mvBL */ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 200 | line = 2; |
| 201 | break; |
| 202 | case 0xe: |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 203 | /* mvBB: IDE */ |
| 204 | line = 2; |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 205 | pci_hose_write_config_byte (hose, dev, 0x8a, 0x20); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 206 | break; |
| 207 | case 0xf: |
| 208 | /* mvBB: Slot0 (Grabber) */ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 209 | pci_hose_read_config_word (hose, dev, |
| 210 | PCI_CLASS_DEVICE, &class); |
| 211 | if (class == PCI_CLASS_BRIDGE_PCI) { |
| 212 | pci_mvblue_fixup_irq_behind_bridge (hose, dev, |
| 213 | SLOT0_IRQ); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 214 | line = 0xff; |
| 215 | } else |
| 216 | line = SLOT0_IRQ; |
| 217 | break; |
| 218 | case 0x10: |
| 219 | /* mvBB: Slot1 */ |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 220 | pci_hose_read_config_word (hose, dev, |
| 221 | PCI_CLASS_DEVICE, &class); |
| 222 | if (class == PCI_CLASS_BRIDGE_PCI) { |
| 223 | pci_mvblue_fixup_irq_behind_bridge (hose, dev, |
| 224 | SLOT1_IRQ); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 225 | line = 0xff; |
| 226 | } else |
| 227 | line = SLOT1_IRQ; |
| 228 | break; |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 229 | default: |
| 230 | printf ("***pci_scan: illegal dev = 0x%08x\n", |
| 231 | PCI_DEV (dev)); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 232 | line = 0xff; |
| 233 | break; |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 234 | } |
| 235 | pci_hose_write_config_byte (hose, dev, PCI_INTERRUPT_LINE, |
| 236 | line); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 237 | } |
| 238 | } |
| 239 | |
| 240 | struct pci_controller hose = { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 241 | fixup_irq:pci_mvblue_fixup_irq |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 242 | }; |
| 243 | |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 244 | void pci_init_board (void) |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 245 | { |
wdenk | 1ebf41e | 2004-01-02 14:00:00 +0000 | [diff] [blame] | 246 | pci_mpc824x_init (&hose); |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 247 | } |
Ben Warren | 840f8a5 | 2008-08-31 10:45:44 -0700 | [diff] [blame] | 248 | |
| 249 | int board_eth_init(bd_t *bis) |
| 250 | { |
| 251 | return pci_eth_init(bis); |
| 252 | } |
wdenk | 4e7a58a | 2003-12-07 19:24:00 +0000 | [diff] [blame] | 253 | #endif |