blob: 4d7992465a44537c44d4a05a7afd214a25ac21ef [file] [log] [blame]
Mingkai Hu0e58b512015-10-26 19:47:50 +08001/*
Priyanka Jain2b361782017-04-27 15:08:06 +05302 * Copyright 2017 NXP
Mingkai Hu0e58b512015-10-26 19:47:50 +08003 * Copyright 2014-2015, Freescale Semiconductor
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _FSL_LAYERSCAPE_CPU_H
9#define _FSL_LAYERSCAPE_CPU_H
10
11static struct cpu_type cpu_type_list[] = {
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053012 CPU_TYPE_ENTRY(LS2080A, LS2080A, 8),
13 CPU_TYPE_ENTRY(LS2085A, LS2085A, 8),
14 CPU_TYPE_ENTRY(LS2045A, LS2045A, 4),
Priyanka Jain4a6f1732016-11-17 12:29:55 +053015 CPU_TYPE_ENTRY(LS2088A, LS2088A, 8),
16 CPU_TYPE_ENTRY(LS2084A, LS2084A, 8),
17 CPU_TYPE_ENTRY(LS2048A, LS2048A, 4),
18 CPU_TYPE_ENTRY(LS2044A, LS2044A, 4),
Priyanka Jain2b361782017-04-27 15:08:06 +053019 CPU_TYPE_ENTRY(LS2081A, LS2081A, 8),
20 CPU_TYPE_ENTRY(LS2041A, LS2041A, 4),
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053021 CPU_TYPE_ENTRY(LS1043A, LS1043A, 4),
22 CPU_TYPE_ENTRY(LS1023A, LS1023A, 2),
Mingkai Hucd54c0f2016-07-05 16:01:55 +080023 CPU_TYPE_ENTRY(LS1046A, LS1046A, 4),
24 CPU_TYPE_ENTRY(LS1026A, LS1026A, 2),
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053025 CPU_TYPE_ENTRY(LS2040A, LS2040A, 4),
26 CPU_TYPE_ENTRY(LS1012A, LS1012A, 1),
Ashish Kumarb25faa22017-08-31 16:12:53 +053027 CPU_TYPE_ENTRY(LS1088A, LS1088A, 8),
28 CPU_TYPE_ENTRY(LS1084A, LS1084A, 8),
29 CPU_TYPE_ENTRY(LS1048A, LS1048A, 4),
30 CPU_TYPE_ENTRY(LS1044A, LS1044A, 4),
Mingkai Hu0e58b512015-10-26 19:47:50 +080031};
32
33#ifndef CONFIG_SYS_DCACHE_OFF
34
Mingkai Hu0e58b512015-10-26 19:47:50 +080035#ifdef CONFIG_FSL_LSCH3
36#define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
37#define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
38#define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
39#define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
40#define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
41#define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
42#define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
43#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
44#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
45#define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
46#define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
47#define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
48#define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
49#define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
50#define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
51#define CONFIG_SYS_FSL_MC_BASE 0x80c000000
52#define CONFIG_SYS_FSL_MC_SIZE 0x4000000
53#define CONFIG_SYS_FSL_NI_BASE 0x810000000
54#define CONFIG_SYS_FSL_NI_SIZE 0x8000000
55#define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
56#define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
57#define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
58#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
59#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
60#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
61#define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
62#define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
63#define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
64#define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
65#define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
66#define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
67#define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
68#define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
69#define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
Mingkai Hue4e93ea2015-10-26 19:47:51 +080070#elif defined(CONFIG_FSL_LSCH2)
71#define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
72#define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
73#define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
74#define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
75#define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
76#define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
77#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
78#define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
79#define CONFIG_SYS_FSL_IFC_BASE 0x60000000
80#define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
81#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
82#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
83#define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
84#define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
85#define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
86#define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
87#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
88#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
89#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
90#define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
91#define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
Mingkai Hu0e58b512015-10-26 19:47:50 +080092#endif
93
York Sun9da8f502016-06-24 16:46:23 -070094#define EARLY_PGTABLE_SIZE 0x5000
95static struct mm_region early_map[] = {
Mingkai Hu0e58b512015-10-26 19:47:50 +080096#ifdef CONFIG_FSL_LSCH3
97 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -070098 CONFIG_SYS_FSL_CCSR_SIZE,
99 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
100 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
101 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800102 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Hou Zhiqiang3a109ef2016-12-16 17:15:45 +0800103 SYS_FSL_OCRAM_SPACE_SIZE,
York Sun9da8f502016-06-24 16:46:23 -0700104 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
105 },
Yuan Yao331c87c2016-06-08 18:25:00 +0800106 { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700107 CONFIG_SYS_FSL_QSPI_SIZE1,
108 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE},
Sriram Dash36a4a342017-09-04 15:44:05 +0530109#ifdef CONFIG_FSL_IFC
Mingkai Hu0e58b512015-10-26 19:47:50 +0800110 /* For IFC Region #1, only the first 4MB is cache-enabled */
111 { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700112 CONFIG_SYS_FSL_IFC_SIZE1_1,
113 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
114 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800115 { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
116 CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
117 CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
York Sun9da8f502016-06-24 16:46:23 -0700118 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
119 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800120 { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700121 CONFIG_SYS_FSL_IFC_SIZE1,
122 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
123 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530124#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800125 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700126 CONFIG_SYS_FSL_DRAM_SIZE1,
York Sun729f2d12017-03-06 09:02:34 -0800127#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
York Sun9da8f502016-06-24 16:46:23 -0700128 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
York Sun729f2d12017-03-06 09:02:34 -0800129#else /* Start with nGnRnE and PXN and UXN to prevent speculative access */
130 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
131#endif
York Sun9da8f502016-06-24 16:46:23 -0700132 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
133 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530134#ifdef CONFIG_FSL_IFC
York Sun97ceebd2015-11-25 14:56:40 -0800135 /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
136 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
137 CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700138 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
139 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530140#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800141 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700142 CONFIG_SYS_FSL_DCSR_SIZE,
143 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
144 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
145 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800146 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700147 CONFIG_SYS_FSL_DRAM_SIZE2,
York Sun729f2d12017-03-06 09:02:34 -0800148 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
York Sun9da8f502016-06-24 16:46:23 -0700149 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
150 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800151#elif defined(CONFIG_FSL_LSCH2)
152 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700153 CONFIG_SYS_FSL_CCSR_SIZE,
154 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
155 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
156 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800157 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Hou Zhiqiang3a109ef2016-12-16 17:15:45 +0800158 SYS_FSL_OCRAM_SPACE_SIZE,
York Sun9da8f502016-06-24 16:46:23 -0700159 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
160 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800161 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700162 CONFIG_SYS_FSL_DCSR_SIZE,
163 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
164 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
165 },
Qianyu Gong138a36a2016-01-25 15:16:07 +0800166 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700167 CONFIG_SYS_FSL_QSPI_SIZE,
168 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
169 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530170#ifdef CONFIG_FSL_IFC
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800171 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700172 CONFIG_SYS_FSL_IFC_SIZE,
173 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
174 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530175#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800176 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700177 CONFIG_SYS_FSL_DRAM_SIZE1,
York Sun729f2d12017-03-06 09:02:34 -0800178#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
York Sun9da8f502016-06-24 16:46:23 -0700179 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
York Sun729f2d12017-03-06 09:02:34 -0800180#else /* Start with nGnRnE and PXN and UXN to prevent speculative access */
181 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
182#endif
York Sun9da8f502016-06-24 16:46:23 -0700183 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
184 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800185 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700186 CONFIG_SYS_FSL_DRAM_SIZE2,
York Sun729f2d12017-03-06 09:02:34 -0800187 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
York Sun9da8f502016-06-24 16:46:23 -0700188 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
189 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800190#endif
York Sun9da8f502016-06-24 16:46:23 -0700191 {}, /* list terminator */
Mingkai Hu0e58b512015-10-26 19:47:50 +0800192};
193
York Sun9da8f502016-06-24 16:46:23 -0700194static struct mm_region final_map[] = {
Mingkai Hu0e58b512015-10-26 19:47:50 +0800195#ifdef CONFIG_FSL_LSCH3
196 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700197 CONFIG_SYS_FSL_CCSR_SIZE,
198 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
199 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
200 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800201 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Hou Zhiqiang3a109ef2016-12-16 17:15:45 +0800202 SYS_FSL_OCRAM_SPACE_SIZE,
York Sun9da8f502016-06-24 16:46:23 -0700203 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
204 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800205 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700206 CONFIG_SYS_FSL_DRAM_SIZE1,
207 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
208 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
209 },
Yuan Yao331c87c2016-06-08 18:25:00 +0800210 { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700211 CONFIG_SYS_FSL_QSPI_SIZE1,
Suresh Gupta3483d362017-08-29 19:12:43 +0530212 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
213 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
York Sun9da8f502016-06-24 16:46:23 -0700214 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800215 { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700216 CONFIG_SYS_FSL_QSPI_SIZE2,
217 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
218 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
219 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530220#ifdef CONFIG_FSL_IFC
Mingkai Hu0e58b512015-10-26 19:47:50 +0800221 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700222 CONFIG_SYS_FSL_IFC_SIZE2,
Suresh Gupta3483d362017-08-29 19:12:43 +0530223 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
224 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
York Sun9da8f502016-06-24 16:46:23 -0700225 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530226#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800227 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700228 CONFIG_SYS_FSL_DCSR_SIZE,
229 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
230 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
231 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800232 { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700233 CONFIG_SYS_FSL_MC_SIZE,
234 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
235 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
236 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800237 { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700238 CONFIG_SYS_FSL_NI_SIZE,
239 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
240 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
241 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800242 /* For QBMAN portal, only the first 64MB is cache-enabled */
243 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700244 CONFIG_SYS_FSL_QBMAN_SIZE_1,
245 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
246 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS
247 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800248 { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
249 CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
250 CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
York Sun9da8f502016-06-24 16:46:23 -0700251 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
252 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
253 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800254 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700255 CONFIG_SYS_PCIE1_PHYS_SIZE,
256 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
257 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
258 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800259 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700260 CONFIG_SYS_PCIE2_PHYS_SIZE,
261 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
262 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
263 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800264 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700265 CONFIG_SYS_PCIE3_PHYS_SIZE,
266 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
267 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
268 },
York Sun4ce6fbf2017-03-27 11:41:01 -0700269#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +0800270 { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700271 CONFIG_SYS_PCIE4_PHYS_SIZE,
272 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
273 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
274 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800275#endif
276 { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700277 CONFIG_SYS_FSL_WRIOP1_SIZE,
278 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
279 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
280 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800281 { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700282 CONFIG_SYS_FSL_AIOP1_SIZE,
283 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
284 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
285 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800286 { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700287 CONFIG_SYS_FSL_PEBUF_SIZE,
288 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
289 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
290 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800291 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700292 CONFIG_SYS_FSL_DRAM_SIZE2,
293 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
294 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
295 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800296#elif defined(CONFIG_FSL_LSCH2)
297 { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700298 CONFIG_SYS_FSL_BOOTROM_SIZE,
299 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
300 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
301 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800302 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700303 CONFIG_SYS_FSL_CCSR_SIZE,
304 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
305 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
306 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800307 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
Hou Zhiqiang3a109ef2016-12-16 17:15:45 +0800308 SYS_FSL_OCRAM_SPACE_SIZE,
York Sun9da8f502016-06-24 16:46:23 -0700309 PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
310 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800311 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700312 CONFIG_SYS_FSL_DCSR_SIZE,
313 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
314 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
315 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800316 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700317 CONFIG_SYS_FSL_QSPI_SIZE,
318 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
319 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
320 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530321#ifdef CONFIG_FSL_IFC
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800322 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700323 CONFIG_SYS_FSL_IFC_SIZE,
324 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
325 },
Sriram Dash36a4a342017-09-04 15:44:05 +0530326#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800327 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
York Sun9da8f502016-06-24 16:46:23 -0700328 CONFIG_SYS_FSL_DRAM_SIZE1,
329 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
330 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
331 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800332 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
York Sun9da8f502016-06-24 16:46:23 -0700333 CONFIG_SYS_FSL_QBMAN_SIZE,
334 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
335 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
336 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800337 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
York Sun9da8f502016-06-24 16:46:23 -0700338 CONFIG_SYS_FSL_DRAM_SIZE2,
339 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
340 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
341 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800342 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700343 CONFIG_SYS_PCIE1_PHYS_SIZE,
344 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
345 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
346 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800347 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700348 CONFIG_SYS_PCIE2_PHYS_SIZE,
349 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
350 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
351 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800352 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
York Sun9da8f502016-06-24 16:46:23 -0700353 CONFIG_SYS_PCIE3_PHYS_SIZE,
354 PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
355 PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
356 },
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800357 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
York Sun9da8f502016-06-24 16:46:23 -0700358 CONFIG_SYS_FSL_DRAM_SIZE3,
359 PTE_BLOCK_MEMTYPE(MT_NORMAL) |
360 PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
361 },
Mingkai Hu0e58b512015-10-26 19:47:50 +0800362#endif
York Sun9da8f502016-06-24 16:46:23 -0700363#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
364 {}, /* space holder for secure mem */
Mingkai Hu0e58b512015-10-26 19:47:50 +0800365#endif
York Sun9da8f502016-06-24 16:46:23 -0700366 {},
367};
368#endif /* !CONFIG_SYS_DCACHE_OFF */
Mingkai Hu0e58b512015-10-26 19:47:50 +0800369
370int fsl_qoriq_core_to_cluster(unsigned int core);
371u32 cpu_mask(void);
Simon Glass243182c2017-05-17 08:23:06 -0600372
Mingkai Hu0e58b512015-10-26 19:47:50 +0800373#endif /* _FSL_LAYERSCAPE_CPU_H */