blob: fe8928a3a9d00f96ec14ba161ba905f39fe03b12 [file] [log] [blame]
Wolfgang Denk52744b42013-07-28 22:12:45 +02001/*
Wolfgang Denk815c9672013-09-17 11:24:06 +02002 * SPDX-License-Identifier: GPL-2.0 IBM-pibs
Wolfgang Denk52744b42013-07-28 22:12:45 +02003 *
4 * Additions (C) Copyright 2009 Industrie Dial Face S.p.A.
5 */
wdenk214ec6b2001-10-08 19:18:17 +00006/*----------------------------------------------------------------------------+
7|
wdenk5256def2003-09-18 10:45:21 +00008| File Name: miiphy.h
wdenk214ec6b2001-10-08 19:18:17 +00009|
wdenk5256def2003-09-18 10:45:21 +000010| Function: Include file defining PHY registers.
wdenk214ec6b2001-10-08 19:18:17 +000011|
wdenk5256def2003-09-18 10:45:21 +000012| Author: Mark Wisner
wdenk214ec6b2001-10-08 19:18:17 +000013|
wdenk214ec6b2001-10-08 19:18:17 +000014+----------------------------------------------------------------------------*/
15#ifndef _miiphy_h_
16#define _miiphy_h_
17
Andy Flemingaecf6fc2011-04-08 02:10:27 -050018#include <common.h>
Mike Frysingerd63ee712010-12-23 15:40:12 -050019#include <linux/mii.h>
Andy Flemingaecf6fc2011-04-08 02:10:27 -050020#include <linux/list.h>
Marian Balakowiczaab8c492005-10-28 22:30:33 +020021#include <net.h>
Andy Flemingaecf6fc2011-04-08 02:10:27 -050022#include <phy.h>
23
Wolfgang Denk934fcb62011-12-07 08:35:14 +010024int miiphy_read(const char *devname, unsigned char addr, unsigned char reg,
Larry Johnson81b974b2007-10-31 11:21:29 -050025 unsigned short *value);
Wolfgang Denk934fcb62011-12-07 08:35:14 +010026int miiphy_write(const char *devname, unsigned char addr, unsigned char reg,
Larry Johnson81b974b2007-10-31 11:21:29 -050027 unsigned short value);
Andy Flemingaea0c3e2011-04-07 14:38:35 -050028int miiphy_info(const char *devname, unsigned char addr, unsigned int *oui,
Larry Johnson81b974b2007-10-31 11:21:29 -050029 unsigned char *model, unsigned char *rev);
Andy Flemingaea0c3e2011-04-07 14:38:35 -050030int miiphy_reset(const char *devname, unsigned char addr);
31int miiphy_speed(const char *devname, unsigned char addr);
32int miiphy_duplex(const char *devname, unsigned char addr);
33int miiphy_is_1000base_x(const char *devname, unsigned char addr);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#ifdef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Andy Flemingaea0c3e2011-04-07 14:38:35 -050035int miiphy_link(const char *devname, unsigned char addr);
wdenk49c3f672003-10-08 22:33:00 +000036#endif
wdenk214ec6b2001-10-08 19:18:17 +000037
Andy Flemingaea0c3e2011-04-07 14:38:35 -050038void miiphy_init(void);
Marian Balakowiczcbdd1c82005-11-30 18:06:04 +010039
Andy Flemingaea0c3e2011-04-07 14:38:35 -050040int miiphy_set_current_dev(const char *devname);
41const char *miiphy_get_current_dev(void);
Andy Flemingaecf6fc2011-04-08 02:10:27 -050042struct mii_dev *mdio_get_current_dev(void);
43struct mii_dev *miiphy_get_dev_by_name(const char *devname);
44struct phy_device *mdio_phydev_for_ethname(const char *devname);
Marian Balakowiczaab8c492005-10-28 22:30:33 +020045
Andy Flemingaea0c3e2011-04-07 14:38:35 -050046void miiphy_listdev(void);
Marian Balakowiczaab8c492005-10-28 22:30:33 +020047
Andy Flemingaecf6fc2011-04-08 02:10:27 -050048struct mii_dev *mdio_alloc(void);
Bin Menga961e1f2015-10-07 21:32:37 -070049void mdio_free(struct mii_dev *bus);
Andy Flemingaecf6fc2011-04-08 02:10:27 -050050int mdio_register(struct mii_dev *bus);
Michal Simek1a548f52016-12-08 10:06:26 +010051
52/**
53 * mdio_register_seq - Register mdio bus with sequence number
54 * @bus: mii device structure
55 * @seq: sequence number
56 *
57 * Return: 0 if success, negative value if error
58 */
59int mdio_register_seq(struct mii_dev *bus, int seq);
Bin Menga961e1f2015-10-07 21:32:37 -070060int mdio_unregister(struct mii_dev *bus);
Andy Flemingaecf6fc2011-04-08 02:10:27 -050061void mdio_list_devices(void);
62
Luigi 'Comio' Mantellini466827e2009-10-10 12:42:20 +020063#ifdef CONFIG_BITBANGMII
64
65#define BB_MII_DEVNAME "bb_miiphy"
66
67struct bb_miiphy_bus {
Mike Frysinger6b300dc2011-11-10 14:11:04 +000068 char name[16];
Luigi 'Comio' Mantellini466827e2009-10-10 12:42:20 +020069 int (*init)(struct bb_miiphy_bus *bus);
70 int (*mdio_active)(struct bb_miiphy_bus *bus);
71 int (*mdio_tristate)(struct bb_miiphy_bus *bus);
72 int (*set_mdio)(struct bb_miiphy_bus *bus, int v);
73 int (*get_mdio)(struct bb_miiphy_bus *bus, int *v);
74 int (*set_mdc)(struct bb_miiphy_bus *bus, int v);
75 int (*delay)(struct bb_miiphy_bus *bus);
76#ifdef CONFIG_BITBANGMII_MULTI
77 void *priv;
78#endif
79};
80
81extern struct bb_miiphy_bus bb_miiphy_buses[];
82extern int bb_miiphy_buses_num;
Marian Balakowiczaab8c492005-10-28 22:30:33 +020083
Andy Flemingaea0c3e2011-04-07 14:38:35 -050084void bb_miiphy_init(void);
Joe Hershberger0c333192016-08-08 11:28:39 -050085int bb_miiphy_read(struct mii_dev *miidev, int addr, int devad, int reg);
86int bb_miiphy_write(struct mii_dev *miidev, int addr, int devad, int reg,
87 u16 value);
Luigi 'Comio' Mantellini466827e2009-10-10 12:42:20 +020088#endif
wdenk214ec6b2001-10-08 19:18:17 +000089
90/* phy seed setup */
wdenk5256def2003-09-18 10:45:21 +000091#define AUTO 99
Larry Johnson81b974b2007-10-31 11:21:29 -050092#define _1000BASET 1000
wdenk5256def2003-09-18 10:45:21 +000093#define _100BASET 100
94#define _10BASET 10
95#define HALF 22
96#define FULL 44
wdenk214ec6b2001-10-08 19:18:17 +000097
98/* phy register offsets */
Mike Frysingerd63ee712010-12-23 15:40:12 -050099#define MII_MIPSCR 0x11
wdenk214ec6b2001-10-08 19:18:17 +0000100
Mike Frysingerd63ee712010-12-23 15:40:12 -0500101/* MII_LPA */
Larry Johnson81b974b2007-10-31 11:21:29 -0500102#define PHY_ANLPAR_PSB_802_3 0x0001
103#define PHY_ANLPAR_PSB_802_9 0x0002
wdenk656140b2004-04-25 13:18:40 +0000104
Mike Frysingerd63ee712010-12-23 15:40:12 -0500105/* MII_CTRL1000 masks */
Larry Johnson966a80b2007-11-01 08:46:50 -0500106#define PHY_1000BTCR_1000FD 0x0200
107#define PHY_1000BTCR_1000HD 0x0100
108
Mike Frysingerd63ee712010-12-23 15:40:12 -0500109/* MII_STAT1000 masks */
Larry Johnson81b974b2007-10-31 11:21:29 -0500110#define PHY_1000BTSR_MSCF 0x8000
111#define PHY_1000BTSR_MSCR 0x4000
112#define PHY_1000BTSR_LRS 0x2000
113#define PHY_1000BTSR_RRS 0x1000
114#define PHY_1000BTSR_1000FD 0x0800
115#define PHY_1000BTSR_1000HD 0x0400
wdenked2ac4b2004-03-14 18:23:55 +0000116
Larry Johnson966a80b2007-11-01 08:46:50 -0500117/* phy EXSR */
Mike Frysingerd63ee712010-12-23 15:40:12 -0500118#define ESTATUS_1000XF 0x8000
119#define ESTATUS_1000XH 0x4000
Larry Johnson966a80b2007-11-01 08:46:50 -0500120
wdenk214ec6b2001-10-08 19:18:17 +0000121#endif