blob: e83b0a3359834d42aae1e807e16725ff3930e3fb [file] [log] [blame]
Roy Zang1de20b02011-02-03 22:14:19 -06001/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 * Author: Roy Zang <tie-fei.zang@freescale.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Roy Zang1de20b02011-02-03 22:14:19 -06006 */
7
8#include <config.h>
9#include <common.h>
10#include <asm/io.h>
11#include <asm/immap_85xx.h>
12#include <asm/fsl_serdes.h>
13
14#define SRDS1_MAX_LANES 4
15
16static u32 serdes1_prtcl_map;
17
18static const u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
19 [0x00] = {PCIE1, PCIE2, NONE, NONE},
20 [0x01] = {PCIE1, PCIE2, PCIE3, NONE},
21 [0x02] = {PCIE1, PCIE2, PCIE3, SGMII_FM1_DTSEC2},
22 [0x03] = {PCIE1, PCIE2, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2},
23};
24
25int is_serdes_configured(enum srds_prtcl device)
26{
27 int ret = (1 << device) & serdes1_prtcl_map;
28 return ret;
29}
30
31void fsl_serdes_init(void)
32{
33 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
34 u32 pordevsr = in_be32(&gur->pordevsr);
35 u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
36 MPC85xx_PORDEVSR_IO_SEL_SHIFT;
37 int lane;
38
39 debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
40
Axel Linab95b092013-05-26 15:00:30 +080041 if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
Roy Zang1de20b02011-02-03 22:14:19 -060042 printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
43 return;
44 }
45 for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
46 enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
47 serdes1_prtcl_map |= (1 << lane_prtcl);
48 }
49
50}