blob: 69b544f0d986541bcf701a08675ee2480bf67851 [file] [log] [blame]
Simon Glassb16dbec2020-09-22 12:45:19 -06001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2016 Intel Corp.
4 * Copyright (C) 2017-2019 Siemens AG
5 * (Written by Lance Zhao <lijian.zhao@intel.com> for Intel Corp.)
6 * Copyright 2019 Google LLC
7 *
8 * Modified from coreboot apollolake/acpi.c
9 */
10
11#define LOG_CATEGORY LOGC_ACPI
12
13#include <common.h>
14#include <cpu.h>
15#include <dm.h>
16#include <log.h>
17#include <p2sb.h>
18#include <pci.h>
19#include <acpi/acpigen.h>
20#include <acpi/acpi_s3.h>
21#include <asm/acpi_table.h>
22#include <asm/cpu_common.h>
23#include <asm/intel_acpi.h>
24#include <asm/intel_gnvs.h>
25#include <asm/intel_pinctrl.h>
26#include <asm/intel_pinctrl_defs.h>
27#include <asm/intel_regs.h>
28#include <asm/io.h>
29#include <asm/mpspec.h>
30#include <asm/tables.h>
31#include <asm/arch/iomap.h>
32#include <asm/arch/gpio.h>
33#include <asm/arch/pm.h>
34#include <asm/arch/systemagent.h>
35#include <dm/acpi.h>
36#include <dm/uclass-internal.h>
37#include <power/acpi_pmc.h>
38
39int arch_read_sci_irq_select(void)
40{
41 struct acpi_pmc_upriv *upriv;
42 struct udevice *dev;
43 int ret;
44
45 ret = uclass_first_device_err(UCLASS_ACPI_PMC, &dev);
46 if (ret)
47 return log_msg_ret("pmc", ret);
48 upriv = dev_get_uclass_priv(dev);
49
50 return readl(upriv->pmc_bar0 + IRQ_REG);
51}
52
53int arch_write_sci_irq_select(uint scis)
54{
55 struct acpi_pmc_upriv *upriv;
56 struct udevice *dev;
57 int ret;
58
59 ret = uclass_first_device_err(UCLASS_ACPI_PMC, &dev);
60 if (ret)
61 return log_msg_ret("pmc", ret);
62 upriv = dev_get_uclass_priv(dev);
63 writel(scis, upriv->pmc_bar0 + IRQ_REG);
64
65 return 0;
66}
67
68int acpi_create_gnvs(struct acpi_global_nvs *gnvs)
69{
70 struct udevice *cpu;
71 int ret;
72
73 /* Clear out GNV */
74 memset(gnvs, '\0', sizeof(*gnvs));
75
76 /* TODO(sjg@chromium.org): Add the console log to gnvs->cbmc */
77
78#ifdef CONFIG_CHROMEOS
79 /* Initialise Verified Boot data */
80 chromeos_init_acpi(&gnvs->chromeos);
81 gnvs->chromeos.vbt2 = ACTIVE_ECFW_RO;
82#endif
83 /* Set unknown wake source */
84 gnvs->pm1i = ~0ULL;
85
86 /* CPU core count */
87 gnvs->pcnt = 1;
88 ret = uclass_find_first_device(UCLASS_CPU, &cpu);
89 if (cpu) {
90 ret = cpu_get_count(cpu);
91 if (ret > 0)
92 gnvs->pcnt = ret;
93 }
94
95 return 0;
96}
97
98uint32_t acpi_fill_soc_wake(uint32_t generic_pm1_en)
99{
100 /*
101 * WAK_STS bit is set when the system is in one of the sleep states
102 * (via the SLP_EN bit) and an enabled wake event occurs. Upon setting
103 * this bit, the PMC will transition the system to the ON state and
104 * can only be set by hardware and can only be cleared by writing a one
105 * to this bit position.
106 */
107 generic_pm1_en |= WAK_STS | RTC_EN | PWRBTN_EN;
108
109 return generic_pm1_en;
110}
111
112int arch_madt_sci_irq_polarity(int sci)
113{
114 return MP_IRQ_POLARITY_LOW;
115}
116
117void fill_fadt(struct acpi_fadt *fadt)
118{
119 fadt->pm_tmr_blk = IOMAP_ACPI_BASE + PM1_TMR;
120
121 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
122 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
123
124 fadt->pm_tmr_len = 4;
125 fadt->duty_width = 3;
126
127 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
128
129 fadt->x_pm_tmr_blk.space_id = 1;
130 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
131 fadt->x_pm_tmr_blk.addrl = IOMAP_ACPI_BASE + PM1_TMR;
132}
133
134void acpi_create_fadt(struct acpi_fadt *fadt, struct acpi_facs *facs,
135 void *dsdt)
136{
137 struct acpi_table_header *header = &fadt->header;
138
139 acpi_fadt_common(fadt, facs, dsdt);
140 intel_acpi_fill_fadt(fadt);
141 fill_fadt(fadt);
142 header->checksum = table_compute_checksum(fadt, header->length);
143}
144
145int apl_acpi_fill_dmar(struct acpi_ctx *ctx)
146{
147 struct udevice *dev, *sa_dev;
148 u64 gfxvtbar = readq(MCHBAR_REG(GFXVTBAR)) & VTBAR_MASK;
149 u64 defvtbar = readq(MCHBAR_REG(DEFVTBAR)) & VTBAR_MASK;
150 bool gfxvten = readl(MCHBAR_REG(GFXVTBAR)) & VTBAR_ENABLED;
151 bool defvten = readl(MCHBAR_REG(DEFVTBAR)) & VTBAR_ENABLED;
152 void *tmp;
153 int ret;
154
155 uclass_find_first_device(UCLASS_VIDEO, &dev);
156 ret = uclass_first_device_err(UCLASS_NORTHBRIDGE, &sa_dev);
157 if (ret)
158 return log_msg_ret("no sa", ret);
159
160 /* IGD has to be enabled, GFXVTBAR set and enabled */
161 if (dev && device_active(dev) && gfxvtbar && gfxvten) {
162 tmp = ctx->current;
163
164 acpi_create_dmar_drhd(ctx, 0, 0, gfxvtbar);
165 ret = acpi_create_dmar_ds_pci(ctx, PCI_BDF(0, 2, 0));
166 if (ret)
167 return log_msg_ret("ds_pci", ret);
168 acpi_dmar_drhd_fixup(ctx, tmp);
169
170 /* Add RMRR entry */
171 tmp = ctx->current;
172 acpi_create_dmar_rmrr(ctx->current, 0, sa_get_gsm_base(sa_dev),
173 sa_get_tolud_base(sa_dev) - 1);
174 acpi_create_dmar_ds_pci(ctx->current, PCI_BDF(0, 2, 0));
175 acpi_dmar_rmrr_fixup(ctx, tmp);
176 }
177
178 /* DEFVTBAR has to be set and enabled */
179 if (defvtbar && defvten) {
180 struct udevice *p2sb_dev;
181 u16 ibdf, hbdf;
182 uint ioapic, hpet;
183 int ret;
184
185 tmp = ctx->current;
186 /*
187 * P2SB may already be hidden. There's no clear rule, when.
188 * It is needed to get bus, device and function for IOAPIC and
189 * HPET device which is stored in P2SB device. So unhide it to
190 * get the info and hide it again when done.
191 *
192 * TODO(sjg@chromium.org): p2sb_unhide() ?
193 */
194 ret = uclass_first_device_err(UCLASS_P2SB, &p2sb_dev);
195 if (ret)
196 return log_msg_ret("p2sb", ret);
197
198 dm_pci_read_config16(p2sb_dev, PCH_P2SB_IBDF, &ibdf);
199 ioapic = PCI_TO_BDF(ibdf);
200 dm_pci_read_config16(p2sb_dev, PCH_P2SB_HBDF, &hbdf);
201 hpet = PCI_TO_BDF(hbdf);
202 /* TODO(sjg@chromium.org): p2sb_hide() ? */
203
204 acpi_create_dmar_drhd(ctx, DRHD_INCLUDE_PCI_ALL, 0, defvtbar);
205 acpi_create_dmar_ds_ioapic(ctx, 2, ioapic);
206 acpi_create_dmar_ds_msi_hpet(ctx, 0, hpet);
207 acpi_dmar_drhd_fixup(tmp, ctx->current);
208 }
209
210 return 0;
211}