blob: b81858b5fc966dbcbe344213689f2ff4715ba287 [file] [log] [blame]
wdenk265d2172004-07-10 22:35:59 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * Configuration settings for the sbc8240 board.
26 */
27
28/* ------------------------------------------------------------------------- */
29
30/*
31 * board/config.h - configuration options, board specific
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/*
38 * High Level Configuration Options
39 * (easy to change)
40 */
41
42#define CONFIG_MPC824X 1
43#define CONFIG_MPC8240 1
44#define CONFIG_WRSBC8240 1
45
46#define CONFIG_CONS_INDEX 1
47#define CONFIG_BAUDRATE 9600
48#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
49
50#define CONFIG_PREBOOT "echo;echo Welcome to U-Boot for the sbc8240;echo;echo Type \"? or help\" to get on-line help;echo"
51
52#undef CONFIG_BOOTARGS
53
54#define CONFIG_BOOTCOMMAND "version;echo;tftpboot $loadaddr $loadfile;bootvx" /* autoboot command */
55
56#define CONFIG_EXTRA_ENV_SETTINGS \
57 "bootargs=$fei(0,0)host:/T221ppc/target/config/sbc8240/vxWorks.st " \
58 "e=192.168.193.102 h=192.168.193.99 u=target pw=hello f=0x08 " \
59 "tn=sbc8240 o=fei \0" \
60 "env_startaddr=FFF70000\0" \
61 "env_endaddr=FFF7FFFF\0" \
62 "loadfile=vxWorks.st\0" \
63 "loadaddr=0x01000000\0" \
64 "net_load=tftpboot $loadaddr $loadfile\0" \
65 "uboot_startaddr=FFF00000\0" \
66 "uboot_endaddr=FFF3FFFF\0" \
67 "update=tftp $loadaddr /u-boot.bin;" \
68 "protect off $uboot_startaddr $uboot_endaddr;" \
69 "era $uboot_startaddr $uboot_endaddr;" \
70 "cp.b $loadaddr $uboot_startaddr $filesize;" \
71 "protect on $uboot_startaddr $uboot_endaddr\0" \
72 "zapenv=protect off $env_startaddr $env_endaddr;" \
73 "era $env_startaddr $env_endaddr;" \
74 "protect on $env_startaddr $env_endaddr\0"
75
76#define CONFIG_BOOTDELAY 5
77
78#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
79
80#define CONFIG_ENV_OVERWRITE
81
wdenk265d2172004-07-10 22:35:59 +000082
Jon Loeliger1f166a22007-07-04 22:30:58 -050083/*
84 * Command line configuration.
wdenk265d2172004-07-10 22:35:59 +000085 */
Jon Loeliger1f166a22007-07-04 22:30:58 -050086#include <config_cmd_default.h>
87
88#define CONFIG_CMD_BSP
89#define CONFIG_CMD_DIAG
90#define CONFIG_CMD_ELF
91#define CONFIG_CMD_ENV
92#define CONFIG_CMD_FLASH
93#define CONFIG_CMD_PCI
94#define CONFIG_CMD_PING
95#define CONFIG_CMD_SDRAM
96
wdenk265d2172004-07-10 22:35:59 +000097
98/*
99 * Miscellaneous configurable options
100 */
101#define CFG_LONGHELP /* undef to save memory */
102#define CFG_PROMPT "=> " /* Monitor Command Prompt */
103#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
104
105#if 1
106#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
107#endif
108#ifdef CFG_HUSH_PARSER
109#define CFG_PROMPT_HUSH_PS2 "> "
110#endif
111
112#define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */
113#define CONFIG_IPADDR 192.168.193.102
114#define CONFIG_NETMASK 255.255.255.248
115#define CONFIG_SERVERIP 192.168.193.99
116
117#define CONFIG_STATUS_LED /* Status LED enabled */
118#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
119
120#define STATUS_LED_BIT 0x00000001
121#define STATUS_LED_PERIOD (CFG_HZ / 2)
122#define STATUS_LED_STATE STATUS_LED_BLINKING
123#define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
124#define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
125
126#ifndef __ASSEMBLY__
127/* LEDs */
128typedef unsigned int led_id_t;
129
130#define __led_toggle(_msk) \
131 do { \
132 *((volatile char *) (CFG_LED_BASE)) ^= (_msk); \
133 } while(0)
134
135#define __led_set(_msk, _st) \
136 do { \
137 if ((_st)) \
138 *((volatile char *) (CFG_LED_BASE)) |= (_msk); \
139 else \
140 *((volatile char *) (CFG_LED_BASE)) &= ~(_msk); \
141 } while(0)
142
143#define __led_init(msk, st) __led_set(msk, st)
144
145#endif
146
147#define CONFIG_MISC_INIT_R
148#define CFG_LED_BASE 0xFFE80000
149
150/* Print Buffer Size
151 */
152#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
153
154#define CFG_MAXARGS 16 /* max number of command args */
155#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
156#define CFG_LOAD_ADDR 0x00100000 /* Default load address */
157
158/*-----------------------------------------------------------------------
159 * Start addresses for the final memory configuration
160 * (Set up by the startup code)
161 * Please note that CFG_SDRAM_BASE _must_ start at 0
162 */
163#define CFG_SDRAM_BASE 0x00000000
164#define CFG_FLASH_BASE 0xFFF00000
165
166#define CFG_RESET_ADDRESS 0xFFF00100
167
168#define CFG_EUMB_ADDR 0xFCE00000
169
170#define CFG_MONITOR_BASE TEXT_BASE
171
172#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
173#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
174
175#define CFG_MEMTEST_START 0x00004000 /* memtest works on */
176#define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
177
178 /* Maximum amount of RAM.
179 */
180#define CFG_MAX_RAM_SIZE 0x10000000
181
182#if CFG_MONITOR_BASE >= CFG_FLASH_BASE
183#undef CFG_RAMBOOT
184#else
185#define CFG_RAMBOOT
186#endif
187
188/*-----------------------------------------------------------------------
189 * Definitions for initial stack pointer and data area
190 */
191
192 /* Size in bytes reserved for initial data
193 */
194#define CFG_GBL_DATA_SIZE 128
195
196#define CFG_INIT_RAM_ADDR 0x40000000
197#define CFG_INIT_RAM_END 0x1000
198#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
199
200/*
201 * NS16550 Configuration
202 */
203#define CFG_NS16550
204#define CFG_NS16550_SERIAL
205
206#define CFG_NS16550_REG_SIZE 1
207
208#define CFG_NS16550_CLK 3686400
209
210#define CFG_NS16550_COM1 0xFFF80000
211
212/*
213 * Low Level Configuration Settings
214 * (address mappings, register initial values, etc.)
215 * You should know what you are doing if you make changes here.
216 * For the detail description refer to the MPC8240 user's manual.
217 */
218
219#define CONFIG_SYS_CLK_FREQ 33000000
220#define CFG_HZ 1000
221#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
222
223 /* Bit-field values for MCCR1.
224 */
225#define CFG_ROMNAL 0
226#define CFG_ROMFAL 7
227
228 /* Bit-field values for MCCR2.
229 */
230#define CFG_REFINT 430 /* Refresh interval */
231
232 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
233 */
234#define CFG_BSTOPRE 192
235
236 /* Bit-field values for MCCR3.
237 */
238#define CFG_REFREC 2 /* Refresh to activate interval */
239#define CFG_RDLAT 3 /* Data latancy from read command */
240
241 /* Bit-field values for MCCR4.
242 */
243#define CFG_PRETOACT 2 /* Precharge to activate interval */
244#define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
245#define CFG_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */
246#define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
247#define CFG_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
248#define CFG_ACTORW 2
249#define CFG_REGISTERD_TYPE_BUFFER 1
250
251/* Memory bank settings.
252 * Only bits 20-29 are actually used from these vales to set the
253 * start/end addresses. The upper two bits will always be 0, and the lower
254 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
255 * address. Refer to the MPC8240 book.
256 */
257
258#define CFG_BANK0_START 0x00000000
259#define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
260#define CFG_BANK0_ENABLE 1
261#define CFG_BANK1_START 0x3ff00000
262#define CFG_BANK1_END 0x3fffffff
263#define CFG_BANK1_ENABLE 0
264#define CFG_BANK2_START 0x3ff00000
265#define CFG_BANK2_END 0x3fffffff
266#define CFG_BANK2_ENABLE 0
267#define CFG_BANK3_START 0x3ff00000
268#define CFG_BANK3_END 0x3fffffff
269#define CFG_BANK3_ENABLE 0
270#define CFG_BANK4_START 0x3ff00000
271#define CFG_BANK4_END 0x3fffffff
272#define CFG_BANK4_ENABLE 0
273#define CFG_BANK5_START 0x3ff00000
274#define CFG_BANK5_END 0x3fffffff
275#define CFG_BANK5_ENABLE 0
276#define CFG_BANK6_START 0x3ff00000
277#define CFG_BANK6_END 0x3fffffff
278#define CFG_BANK6_ENABLE 0
279#define CFG_BANK7_START 0x3ff00000
280#define CFG_BANK7_END 0x3fffffff
281#define CFG_BANK7_ENABLE 0
282
283#define CFG_ODCR 0xff
284
285#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
286#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
287
288#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
289#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
290
291#define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
292#define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
293
294#define CFG_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
295#define CFG_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP)
296
297#define CFG_DBAT0L CFG_IBAT0L
298#define CFG_DBAT0U CFG_IBAT0U
299#define CFG_DBAT1L CFG_IBAT1L
300#define CFG_DBAT1U CFG_IBAT1U
301#define CFG_DBAT2L CFG_IBAT2L
302#define CFG_DBAT2U CFG_IBAT2U
303#define CFG_DBAT3L CFG_IBAT3L
304#define CFG_DBAT3U CFG_IBAT3U
305
306/*
307 * For booting Linux, the board info and command line data
308 * have to be in the first 8 MB of memory, since this is
309 * the maximum mapped by the Linux kernel during initialization.
310 */
311#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
312
313/*-----------------------------------------------------------------------
314 * FLASH organization
315 */
316#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
317#define CFG_MAX_FLASH_SECT 256 /* Max number of sectors in one bank */
318
319#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
320#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
321
322/*
323 * Init Memory Controller:
324 *
325 * BR0/1 and OR0/1 (FLASH)
326 */
327
328#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
329#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
330
331 /* Warining: environment is not EMBEDDED in the U-Boot code.
332 * It's stored in flash separately.
333 */
334#define CFG_ENV_IS_IN_FLASH 1
335#define CFG_ENV_ADDR 0xFFF70000
336#define CFG_ENV_SIZE 0x4000 /* Size of the Environment */
337#define CFG_ENV_OFFSET 0 /* starting right at the beginning */
338#define CFG_ENV_SECT_SIZE 0x40000 /* Size of the Environment Sector */
339
340/*-----------------------------------------------------------------------
341 * Cache Configuration
342 */
343#define CFG_CACHELINE_SIZE 32
Jon Loeliger1f166a22007-07-04 22:30:58 -0500344#if defined(CONFIG_CMD_KGDB)
wdenk265d2172004-07-10 22:35:59 +0000345# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
346#endif
347
348/*
349 * Internal Definitions
350 *
351 * Boot Flags
352 */
353#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
354#define BOOTFLAG_WARM 0x02 /* Software reboot */
355
356/*-----------------------------------------------------------------------
357 * PCI stuff
358 *-----------------------------------------------------------------------
359 */
360#define CONFIG_PCI /* include pci support */
361#define CONFIG_PCI_PNP /* we need Plug 'n Play */
362#define CONFIG_NET_MULTI /* Multi ethernet cards support */
363#define CONFIG_TULIP
364#define CONFIG_EEPRO100
365#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
366#endif /* __CONFIG_H */