blob: eb3442235378fd7e8b29d2ef84bfee1c35871d56 [file] [log] [blame]
Minkyu Kangb1b24682011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 *
20 */
21
Chander Kashyap4131a772011-12-06 23:34:12 +000022#ifndef _EXYNOS4_CPU_H
23#define _EXYNOS4_CPU_H
Minkyu Kangb1b24682011-01-24 15:22:23 +090024
Chander Kashyap34076a02012-02-05 23:01:46 +000025#define DEVICE_NOT_AVAILABLE 0
26
Minkyu Kangf92e88e2012-04-26 15:48:32 +090027#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap4131a772011-12-06 23:34:12 +000028#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kangb1b24682011-01-24 15:22:23 +090029
Chander Kashyap72370bb2012-12-25 20:13:38 +000030/* EXYNOS4 Common*/
Piotr Wilczek2c7e06c2012-11-20 02:19:03 +000031#define EXYNOS4_I2C_SPACING 0x10000
32
Chander Kashyap4131a772011-12-06 23:34:12 +000033#define EXYNOS4_GPIO_PART3_BASE 0x03860000
34#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee09552712012-04-05 19:36:10 +000035#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap4131a772011-12-06 23:34:12 +000036#define EXYNOS4_POWER_BASE 0x10020000
37#define EXYNOS4_SWRESET 0x10020400
38#define EXYNOS4_CLOCK_BASE 0x10030000
39#define EXYNOS4_SYSTIMER_BASE 0x10050000
40#define EXYNOS4_WATCHDOG_BASE 0x10060000
41#define EXYNOS4_MIU_BASE 0x10600000
42#define EXYNOS4_DMC0_BASE 0x10400000
43#define EXYNOS4_DMC1_BASE 0x10410000
44#define EXYNOS4_GPIO_PART2_BASE 0x11000000
45#define EXYNOS4_GPIO_PART1_BASE 0x11400000
46#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee09552712012-04-05 19:36:10 +000047#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap4131a772011-12-06 23:34:12 +000048#define EXYNOS4_USBOTG_BASE 0x12480000
49#define EXYNOS4_MMC_BASE 0x12510000
50#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +053051#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap4131a772011-12-06 23:34:12 +000052#define EXYNOS4_USBPHY_BASE 0x125B0000
53#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +000054#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap4131a772011-12-06 23:34:12 +000055#define EXYNOS4_ADC_BASE 0x13910000
Hatim RVd22fe022012-11-02 01:15:35 +000056#define EXYNOS4_SPI_BASE 0x13920000
Chander Kashyap4131a772011-12-06 23:34:12 +000057#define EXYNOS4_PWMTIMER_BASE 0x139D0000
58#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap34076a02012-02-05 23:01:46 +000059#define EXYNOS4_USBPHY_CONTROL 0x10020704
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +000060#define EXYNOS4_I2S_BASE 0xE2100000
Chander Kashyap34076a02012-02-05 23:01:46 +000061
62#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Lee33fd8142012-07-02 01:15:59 +000063#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Hatim RVd22fe022012-11-02 01:15:35 +000064#define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap34076a02012-02-05 23:01:46 +000065
Chander Kashyap72370bb2012-12-25 20:13:38 +000066/* EXYNOS4X12 */
67#define EXYNOS4X12_GPIO_PART3_BASE 0x03860000
68#define EXYNOS4X12_PRO_ID 0x10000000
69#define EXYNOS4X12_SYSREG_BASE 0x10010000
70#define EXYNOS4X12_POWER_BASE 0x10020000
71#define EXYNOS4X12_SWRESET 0x10020400
72#define EXYNOS4X12_USBPHY_CONTROL 0x10020704
73#define EXYNOS4X12_CLOCK_BASE 0x10030000
74#define EXYNOS4X12_SYSTIMER_BASE 0x10050000
75#define EXYNOS4X12_WATCHDOG_BASE 0x10060000
76#define EXYNOS4X12_DMC0_BASE 0x10600000
77#define EXYNOS4X12_DMC1_BASE 0x10610000
78#define EXYNOS4X12_GPIO_PART4_BASE 0x106E0000
79#define EXYNOS4X12_GPIO_PART2_BASE 0x11000000
80#define EXYNOS4X12_GPIO_PART1_BASE 0x11400000
81#define EXYNOS4X12_FIMD_BASE 0x11C00000
82#define EXYNOS4X12_MIPI_DSIM_BASE 0x11C80000
83#define EXYNOS4X12_USBOTG_BASE 0x12480000
84#define EXYNOS4X12_MMC_BASE 0x12510000
85#define EXYNOS4X12_SROMC_BASE 0x12570000
86#define EXYNOS4X12_USB_HOST_EHCI_BASE 0x12580000
87#define EXYNOS4X12_USBPHY_BASE 0x125B0000
88#define EXYNOS4X12_UART_BASE 0x13800000
89#define EXYNOS4X12_I2C_BASE 0x13860000
90#define EXYNOS4X12_PWMTIMER_BASE 0x139D0000
91
92#define EXYNOS4X12_ADC_BASE DEVICE_NOT_AVAILABLE
93#define EXYNOS4X12_DP_BASE DEVICE_NOT_AVAILABLE
94#define EXYNOS4X12_MODEM_BASE DEVICE_NOT_AVAILABLE
95#define EXYNOS4X12_I2S_BASE DEVICE_NOT_AVAILABLE
96#define EXYNOS4X12_SPI_BASE DEVICE_NOT_AVAILABLE
97#define EXYNOS4X12_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
98
99/* EXYNOS5 Common*/
Rajeshwari Shinde2535e912012-07-23 21:23:50 +0000100#define EXYNOS5_I2C_SPACING 0x10000
101
Chander Kashyap34076a02012-02-05 23:01:46 +0000102#define EXYNOS5_GPIO_PART4_BASE 0x03860000
103#define EXYNOS5_PRO_ID 0x10000000
104#define EXYNOS5_CLOCK_BASE 0x10010000
105#define EXYNOS5_POWER_BASE 0x10040000
106#define EXYNOS5_SWRESET 0x10040400
107#define EXYNOS5_SYSREG_BASE 0x10050000
108#define EXYNOS5_WATCHDOG_BASE 0x101D0000
109#define EXYNOS5_DMC_PHY0_BASE 0x10C00000
110#define EXYNOS5_DMC_PHY1_BASE 0x10C10000
111#define EXYNOS5_GPIO_PART3_BASE 0x10D10000
112#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
113#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Donghwa Lee09552712012-04-05 19:36:10 +0000114#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530115#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde0f91f132012-05-14 05:52:04 +0000116#define EXYNOS5_USBPHY_BASE 0x12130000
117#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap34076a02012-02-05 23:01:46 +0000118#define EXYNOS5_MMC_BASE 0x12200000
119#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap34076a02012-02-05 23:01:46 +0000120#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000121#define EXYNOS5_I2C_BASE 0x12C60000
Hatim RVd22fe022012-11-02 01:15:35 +0000122#define EXYNOS5_SPI_BASE 0x12D20000
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000123#define EXYNOS5_I2S_BASE 0x12D60000
Chander Kashyap34076a02012-02-05 23:01:46 +0000124#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
Hatim RVd22fe022012-11-02 01:15:35 +0000125#define EXYNOS5_SPI_ISP_BASE 0x131A0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000126#define EXYNOS5_GPIO_PART2_BASE 0x13400000
127#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Lee33fd8142012-07-02 01:15:59 +0000128#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000129
130#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
131#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kangb1b24682011-01-24 15:22:23 +0900132
133#ifndef __ASSEMBLY__
134#include <asm/io.h>
135/* CPU detection macros */
136extern unsigned int s5p_cpu_id;
Minkyu Kang13398722011-05-16 19:45:54 +0900137extern unsigned int s5p_cpu_rev;
138
139static inline int s5p_get_cpu_rev(void)
140{
141 return s5p_cpu_rev;
142}
Minkyu Kangb1b24682011-01-24 15:22:23 +0900143
144static inline void s5p_set_cpu_id(void)
145{
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900146 unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
Minkyu Kangb1b24682011-01-24 15:22:23 +0900147
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900148 switch (pro_id) {
149 case 0x200:
150 /* Exynos4210 EVT0 */
151 s5p_cpu_id = 0x4210;
Minkyu Kang13398722011-05-16 19:45:54 +0900152 s5p_cpu_rev = 0;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900153 break;
154 case 0x210:
155 /* Exynos4210 EVT1 */
156 s5p_cpu_id = 0x4210;
157 break;
158 case 0x412:
159 /* Exynos4412 */
160 s5p_cpu_id = 0x4412;
161 break;
162 case 0x520:
163 /* Exynos5250 */
164 s5p_cpu_id = 0x5250;
165 break;
Minkyu Kang13398722011-05-16 19:45:54 +0900166 }
Minkyu Kangb1b24682011-01-24 15:22:23 +0900167}
168
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900169static inline char *s5p_get_cpu_name(void)
170{
171 return EXYNOS_CPU_NAME;
172}
173
Minkyu Kangb1b24682011-01-24 15:22:23 +0900174#define IS_SAMSUNG_TYPE(type, id) \
175static inline int cpu_is_##type(void) \
176{ \
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900177 return (s5p_cpu_id >> 12) == id; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900178}
179
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900180IS_SAMSUNG_TYPE(exynos4, 0x4)
181IS_SAMSUNG_TYPE(exynos5, 0x5)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900182
Minkyu Kangc2797272012-10-15 03:06:32 +0000183#define IS_EXYNOS_TYPE(type, id) \
184static inline int proid_is_##type(void) \
185{ \
186 return s5p_cpu_id == id; \
187}
188
189IS_EXYNOS_TYPE(exynos4210, 0x4210)
Chander Kashyap72370bb2012-12-25 20:13:38 +0000190IS_EXYNOS_TYPE(exynos4412, 0x4412)
Minkyu Kangc2797272012-10-15 03:06:32 +0000191IS_EXYNOS_TYPE(exynos5250, 0x5250)
192
Minkyu Kangb1b24682011-01-24 15:22:23 +0900193#define SAMSUNG_BASE(device, base) \
194static inline unsigned int samsung_get_base_##device(void) \
195{ \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000196 if (cpu_is_exynos4()) { \
197 if (proid_is_exynos4412()) \
198 return EXYNOS4X12_##base; \
Chander Kashyap4131a772011-12-06 23:34:12 +0000199 return EXYNOS4_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000200 } else if (cpu_is_exynos5()) { \
Chander Kashyap34076a02012-02-05 23:01:46 +0000201 return EXYNOS5_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000202 } \
203 return 0; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900204}
205
206SAMSUNG_BASE(adc, ADC_BASE)
207SAMSUNG_BASE(clock, CLOCK_BASE)
Donghwa Lee33fd8142012-07-02 01:15:59 +0000208SAMSUNG_BASE(dp, DP_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000209SAMSUNG_BASE(sysreg, SYSREG_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900210SAMSUNG_BASE(fimd, FIMD_BASE)
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000211SAMSUNG_BASE(i2c, I2C_BASE)
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000212SAMSUNG_BASE(i2s, I2S_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000213SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900214SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
215SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
216SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap34076a02012-02-05 23:01:46 +0000217SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900218SAMSUNG_BASE(pro_id, PRO_ID)
219SAMSUNG_BASE(mmc, MMC_BASE)
220SAMSUNG_BASE(modem, MODEM_BASE)
221SAMSUNG_BASE(sromc, SROMC_BASE)
222SAMSUNG_BASE(swreset, SWRESET)
223SAMSUNG_BASE(timer, PWMTIMER_BASE)
224SAMSUNG_BASE(uart, UART_BASE)
225SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530226SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900227SAMSUNG_BASE(usb_otg, USBOTG_BASE)
228SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kimb3717272012-01-16 21:13:04 +0000229SAMSUNG_BASE(power, POWER_BASE)
Hatim RVd22fe022012-11-02 01:15:35 +0000230SAMSUNG_BASE(spi, SPI_BASE)
231SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900232#endif
233
Chander Kashyap4131a772011-12-06 23:34:12 +0000234#endif /* _EXYNOS4_CPU_H */