blob: 60e5b45942a0239b7120264e31617d79c702de53 [file] [log] [blame]
TsiChungLiewade32cd2007-08-16 05:04:31 -05001/*
2 * Configuation settings for the esd TASREG board.
3 *
4 * (C) Copyright 2004
5 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewade32cd2007-08-16 05:04:31 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5249EVB_H
15#define _M5249EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewade32cd2007-08-16 05:04:31 -050021#define CONFIG_MCFTMR
22
23#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewbd05c6d2008-08-15 16:50:07 +000025#define CONFIG_BAUDRATE 115200
TsiChungLiewade32cd2007-08-16 05:04:31 -050026
27#undef CONFIG_WATCHDOG
28
29#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
30
31/*
32 * BOOTP options
33 */
34#undef CONFIG_BOOTP_BOOTFILESIZE
35#undef CONFIG_BOOTP_BOOTPATH
36#undef CONFIG_BOOTP_GATEWAY
37#undef CONFIG_BOOTP_HOSTNAME
38
39/*
40 * Command line configuration.
41 */
42#include <config_cmd_default.h>
TsiChung Liew0ee47d42010-03-11 22:12:53 -060043#define CONFIG_CMD_CACHE
TsiChungLiewade32cd2007-08-16 05:04:31 -050044#undef CONFIG_CMD_NET
45
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewade32cd2007-08-16 05:04:31 -050047
48#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewade32cd2007-08-16 05:04:31 -050050#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewade32cd2007-08-16 05:04:31 -050052#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
54#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
55#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiewade32cd2007-08-16 05:04:31 -050056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
58#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup */
TsiChungLiewade32cd2007-08-16 05:04:31 -050059#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
60#define CONFIG_LOOPW 1 /* enable loopw command */
61#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
62
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
TsiChungLiewade32cd2007-08-16 05:04:31 -050064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_MEMTEST_START 0x400
66#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewade32cd2007-08-16 05:04:31 -050067
TsiChungLiewade32cd2007-08-16 05:04:31 -050068/*
69 * Clock configuration: enable only one of the following options
70 */
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
73#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
74#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewade32cd2007-08-16 05:04:31 -050075
76/*
77 * Low Level Configuration Settings
78 * (address mappings, register initial values, etc.)
79 * You should know what you are doing if you make changes here.
80 */
81
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
83#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewade32cd2007-08-16 05:04:31 -050084
85/*-----------------------------------------------------------------------
86 * Definitions for initial stack pointer and data area (in DPRAM)
87 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020089#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020090#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewade32cd2007-08-16 05:04:31 -050092
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020093#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020094#define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/
95#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
96#define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */
TsiChungLiewade32cd2007-08-16 05:04:31 -050097
98/*-----------------------------------------------------------------------
99 * Start addresses for the final memory configuration
100 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewade32cd2007-08-16 05:04:31 -0500102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_SDRAM_BASE 0x00000000
104#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000105#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewade32cd2007-08-16 05:04:31 -0500106
107#if 0 /* test-only */
108#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
109#endif
110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewade32cd2007-08-16 05:04:31 -0500112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_MONITOR_LEN 0x20000
114#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
115#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewade32cd2007-08-16 05:04:31 -0500116
117/*
118 * For booting Linux, the board info and command line data
119 * have to be in the first 8 MB of memory, since this is
120 * the maximum mapped by the Linux kernel during initialization ??
121 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewade32cd2007-08-16 05:04:31 -0500123
124/*-----------------------------------------------------------------------
125 * FLASH organization
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_CFI
128#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewade32cd2007-08-16 05:04:31 -0500129
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200130# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
132# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
133# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
134# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
135# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
136# define CONFIG_SYS_FLASH_CHECKSUM
137# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewade32cd2007-08-16 05:04:31 -0500138#endif
139
140/*-----------------------------------------------------------------------
141 * Cache Configuration
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewade32cd2007-08-16 05:04:31 -0500144
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600145#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200146 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600147#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200148 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600149#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
150#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
151 CF_ADDRMASK(2) | \
152 CF_ACR_EN | CF_ACR_SM_ALL)
153#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
154 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
155 CF_ACR_EN | CF_ACR_SM_ALL)
156#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
157 CF_CACR_DBWE)
158
TsiChungLiewade32cd2007-08-16 05:04:31 -0500159/*-----------------------------------------------------------------------
160 * Memory bank definitions
161 */
162
163/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000164#define CONFIG_SYS_CS0_BASE 0xffe00000
165#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500166/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000167#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500168
169/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000170#define CONFIG_SYS_CS1_BASE 0xe0000000
171#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
172#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewade32cd2007-08-16 05:04:31 -0500173
174/*-----------------------------------------------------------------------
175 * Port configuration
176 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
178#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
179#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
180#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
181#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
182#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
183#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500184
185#endif /* M5249 */