blob: 88b90e02035766a00dc624f49a12edb0a4237cd9 [file] [log] [blame]
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001/*
Kumar Gala6a6d9482009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08003 * Author: Jason Jin<Jason.jin@freescale.com>
4 * Zhang Wei<wei.zhang@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08007 *
8 * with the reference on libata and ahci drvier in kernel
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08009 */
10#include <common.h>
11
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080012#include <command.h>
13#include <pci.h>
14#include <asm/processor.h>
15#include <asm/errno.h>
16#include <asm/io.h>
17#include <malloc.h>
18#include <scsi.h>
Rob Herring83f66482013-08-24 10:10:54 -050019#include <libata.h>
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080020#include <linux/ctype.h>
21#include <ahci.h>
22
Marc Jones49ec4b12012-10-29 05:24:02 +000023static int ata_io_flush(u8 port);
24
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080025struct ahci_probe_ent *probe_ent = NULL;
Rob Herring83f66482013-08-24 10:10:54 -050026u16 *ataid[AHCI_MAX_PORTS];
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080027
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050028#define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
29
Vadim Bendebury700f85c2012-10-29 05:23:44 +000030/*
Hung-Te Lin0f10bd42012-10-29 05:23:53 +000031 * Some controllers limit number of blocks they can read/write at once.
32 * Contemporary SSD devices work much faster if the read/write size is aligned
33 * to a power of 2. Let's set default to 128 and allowing to be overwritten if
34 * needed.
Vadim Bendebury700f85c2012-10-29 05:23:44 +000035 */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +000036#ifndef MAX_SATA_BLOCKS_READ_WRITE
37#define MAX_SATA_BLOCKS_READ_WRITE 0x80
Vadim Bendebury700f85c2012-10-29 05:23:44 +000038#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080039
Walter Murphyefd49b42012-10-29 05:24:00 +000040/* Maximum timeouts for each event */
Rob Herring249b9372013-08-24 10:10:53 -050041#define WAIT_MS_SPINUP 20000
Walter Murphyefd49b42012-10-29 05:24:00 +000042#define WAIT_MS_DATAIO 5000
Marc Jones49ec4b12012-10-29 05:24:02 +000043#define WAIT_MS_FLUSH 5000
Ian Campbell368989b2014-07-18 20:38:39 +010044#define WAIT_MS_LINKUP 200
Walter Murphyefd49b42012-10-29 05:24:00 +000045
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080046static inline u32 ahci_port_base(u32 base, u32 port)
47{
48 return base + 0x100 + (port * 0x80);
49}
50
51
52static void ahci_setup_port(struct ahci_ioports *port, unsigned long base,
53 unsigned int port_idx)
54{
55 base = ahci_port_base(base, port_idx);
56
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050057 port->cmd_addr = base;
58 port->scr_addr = base + PORT_SCR;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +080059}
60
61
62#define msleep(a) udelay(a * 1000)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050063
Taylor Hutt33e4c2f2012-10-29 05:23:59 +000064static void ahci_dcache_flush_range(unsigned begin, unsigned len)
65{
66 const unsigned long start = begin;
67 const unsigned long end = start + len;
68
69 debug("%s: flush dcache: [%#lx, %#lx)\n", __func__, start, end);
70 flush_dcache_range(start, end);
71}
72
73/*
74 * SATA controller DMAs to physical RAM. Ensure data from the
75 * controller is invalidated from dcache; next access comes from
76 * physical RAM.
77 */
78static void ahci_dcache_invalidate_range(unsigned begin, unsigned len)
79{
80 const unsigned long start = begin;
81 const unsigned long end = start + len;
82
83 debug("%s: invalidate dcache: [%#lx, %#lx)\n", __func__, start, end);
84 invalidate_dcache_range(start, end);
85}
86
87/*
88 * Ensure data for SATA controller is flushed out of dcache and
89 * written to physical memory.
90 */
91static void ahci_dcache_flush_sata_cmd(struct ahci_ioports *pp)
92{
93 ahci_dcache_flush_range((unsigned long)pp->cmd_slot,
94 AHCI_PORT_PRIV_DMA_SZ);
95}
96
Jon Loeligerc0b0cda2006-08-23 11:04:43 -050097static int waiting_for_cmd_completed(volatile u8 *offset,
98 int timeout_msec,
99 u32 sign)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800100{
101 int i;
102 u32 status;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500103
104 for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800105 msleep(1);
106
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500107 return (i < timeout_msec) ? 0 : -1;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800108}
109
Rob Herringaaec0982013-08-24 10:10:51 -0500110int __weak ahci_link_up(struct ahci_probe_ent *probe_ent, u8 port)
111{
112 u32 tmp;
113 int j = 0;
114 u8 *port_mmio = (u8 *)probe_ent->port[port].port_mmio;
115
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +0200116 /*
Rob Herringaaec0982013-08-24 10:10:51 -0500117 * Bring up SATA link.
118 * SATA link bringup time is usually less than 1 ms; only very
119 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
120 */
121 while (j < WAIT_MS_LINKUP) {
122 tmp = readl(port_mmio + PORT_SCR_STAT);
123 tmp &= PORT_SCR_STAT_DET_MASK;
124 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
125 return 0;
126 udelay(1000);
127 j++;
128 }
129 return 1;
130}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800131
Ian Campbella2ebf922014-07-18 20:38:41 +0100132#ifdef CONFIG_SUNXI_AHCI
133/* The sunxi AHCI controller requires this undocumented setup */
134static void sunxi_dma_init(volatile u8 *port_mmio)
135{
136 clrsetbits_le32(port_mmio + PORT_P0DMACR, 0x0000ff00, 0x00004400);
137}
138#endif
139
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200140int ahci_reset(u32 base)
141{
142 int i = 1000;
143 u32 host_ctl_reg = base + HOST_CTL;
144 u32 tmp = readl(host_ctl_reg); /* global controller reset */
145
146 if ((tmp & HOST_RESET) == 0)
147 writel_with_flush(tmp | HOST_RESET, host_ctl_reg);
148
149 /*
150 * reset must complete within 1 second, or
151 * the hardware should be considered fried.
152 */
153 do {
154 udelay(1000);
155 tmp = readl(host_ctl_reg);
156 i--;
157 } while ((i > 0) && (tmp & HOST_RESET));
158
159 if (i == 0) {
160 printf("controller reset failed (0x%x)\n", tmp);
161 return -1;
162 }
163
164 return 0;
165}
166
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800167static int ahci_host_init(struct ahci_probe_ent *probe_ent)
168{
Rob Herringc2829ff2011-07-06 16:13:36 +0000169#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800170 pci_dev_t pdev = probe_ent->dev;
Rob Herringc2829ff2011-07-06 16:13:36 +0000171 u16 tmp16;
172 unsigned short vendor;
173#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800174 volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
Marc Jonesbbb57842012-10-29 05:24:01 +0000175 u32 tmp, cap_save, cmd;
Rob Herringaaec0982013-08-24 10:10:51 -0500176 int i, j, ret;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500177 volatile u8 *port_mmio;
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500178 u32 port_map;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800179
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000180 debug("ahci_host_init: start\n");
181
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800182 cap_save = readl(mmio + HOST_CAP);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500183 cap_save &= ((1 << 28) | (1 << 17));
Marc Jonesbbb57842012-10-29 05:24:01 +0000184 cap_save |= (1 << 27); /* Staggered Spin-up. Not needed. */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800185
Dmitry Lifshitzcff59a72014-12-15 16:02:55 +0200186 ret = ahci_reset(probe_ent->mmio_base);
187 if (ret)
188 return ret;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800189
190 writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
191 writel(cap_save, mmio + HOST_CAP);
192 writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
193
Rob Herringc2829ff2011-07-06 16:13:36 +0000194#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800195 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
196
197 if (vendor == PCI_VENDOR_ID_INTEL) {
198 u16 tmp16;
199 pci_read_config_word(pdev, 0x92, &tmp16);
200 tmp16 |= 0xf;
201 pci_write_config_word(pdev, 0x92, tmp16);
202 }
Rob Herringc2829ff2011-07-06 16:13:36 +0000203#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800204 probe_ent->cap = readl(mmio + HOST_CAP);
205 probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500206 port_map = probe_ent->port_map;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800207 probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;
208
209 debug("cap 0x%x port_map 0x%x n_ports %d\n",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500210 probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800211
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000212 if (probe_ent->n_ports > CONFIG_SYS_SCSI_MAX_SCSI_ID)
213 probe_ent->n_ports = CONFIG_SYS_SCSI_MAX_SCSI_ID;
214
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800215 for (i = 0; i < probe_ent->n_ports; i++) {
Richard Gibbs8bc0ab72013-08-24 10:10:47 -0500216 if (!(port_map & (1 << i)))
217 continue;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500218 probe_ent->port[i].port_mmio = ahci_port_base((u32) mmio, i);
219 port_mmio = (u8 *) probe_ent->port[i].port_mmio;
220 ahci_setup_port(&probe_ent->port[i], (unsigned long)mmio, i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800221
222 /* make sure port is not active */
223 tmp = readl(port_mmio + PORT_CMD);
224 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
225 PORT_CMD_FIS_RX | PORT_CMD_START)) {
Stefan Reinauer7ee0e4372012-10-29 05:23:50 +0000226 debug("Port %d is active. Deactivating.\n", i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800227 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
228 PORT_CMD_FIS_RX | PORT_CMD_START);
229 writel_with_flush(tmp, port_mmio + PORT_CMD);
230
231 /* spec says 500 msecs for each bit, so
232 * this is slightly incorrect.
233 */
234 msleep(500);
235 }
236
Ian Campbella2ebf922014-07-18 20:38:41 +0100237#ifdef CONFIG_SUNXI_AHCI
238 sunxi_dma_init(port_mmio);
239#endif
240
Marc Jonesbbb57842012-10-29 05:24:01 +0000241 /* Add the spinup command to whatever mode bits may
242 * already be on in the command register.
243 */
244 cmd = readl(port_mmio + PORT_CMD);
Marc Jonesbbb57842012-10-29 05:24:01 +0000245 cmd |= PORT_CMD_SPIN_UP;
246 writel_with_flush(cmd, port_mmio + PORT_CMD);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800247
Rob Herringaaec0982013-08-24 10:10:51 -0500248 /* Bring up SATA link. */
249 ret = ahci_link_up(probe_ent, i);
250 if (ret) {
Marc Jonesbbb57842012-10-29 05:24:01 +0000251 printf("SATA link %d timeout.\n", i);
252 continue;
253 } else {
254 debug("SATA link ok.\n");
255 }
256
257 /* Clear error status */
258 tmp = readl(port_mmio + PORT_SCR_ERR);
259 if (tmp)
260 writel(tmp, port_mmio + PORT_SCR_ERR);
261
262 debug("Spinning up device on SATA port %d... ", i);
263
264 j = 0;
265 while (j < WAIT_MS_SPINUP) {
266 tmp = readl(port_mmio + PORT_TFDATA);
Rob Herring83f66482013-08-24 10:10:54 -0500267 if (!(tmp & (ATA_BUSY | ATA_DRQ)))
Marc Jonesbbb57842012-10-29 05:24:01 +0000268 break;
269 udelay(1000);
Rob Herringc4698542013-08-24 10:10:52 -0500270 tmp = readl(port_mmio + PORT_SCR_STAT);
271 tmp &= PORT_SCR_STAT_DET_MASK;
272 if (tmp == PORT_SCR_STAT_DET_PHYRDY)
273 break;
Marc Jonesbbb57842012-10-29 05:24:01 +0000274 j++;
275 }
Rob Herringc4698542013-08-24 10:10:52 -0500276
277 tmp = readl(port_mmio + PORT_SCR_STAT) & PORT_SCR_STAT_DET_MASK;
278 if (tmp == PORT_SCR_STAT_DET_COMINIT) {
279 debug("SATA link %d down (COMINIT received), retrying...\n", i);
280 i--;
281 continue;
282 }
283
Marc Jonesbbb57842012-10-29 05:24:01 +0000284 printf("Target spinup took %d ms.\n", j);
285 if (j == WAIT_MS_SPINUP)
Stefan Reinauera63341c2012-10-29 05:23:49 +0000286 debug("timeout.\n");
287 else
288 debug("ok.\n");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800289
290 tmp = readl(port_mmio + PORT_SCR_ERR);
291 debug("PORT_SCR_ERR 0x%x\n", tmp);
292 writel(tmp, port_mmio + PORT_SCR_ERR);
293
294 /* ack any pending irq events for this port */
295 tmp = readl(port_mmio + PORT_IRQ_STAT);
296 debug("PORT_IRQ_STAT 0x%x\n", tmp);
297 if (tmp)
298 writel(tmp, port_mmio + PORT_IRQ_STAT);
299
300 writel(1 << i, mmio + HOST_IRQ_STAT);
301
302 /* set irq mask (enables interrupts) */
303 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
304
Stefan Reinauer48791f12012-10-29 05:23:51 +0000305 /* register linkup ports */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800306 tmp = readl(port_mmio + PORT_SCR_STAT);
Marc Jones49ec4b12012-10-29 05:24:02 +0000307 debug("SATA port %d status: 0x%x\n", i, tmp);
Rob Herring723a2812013-08-24 10:10:50 -0500308 if ((tmp & PORT_SCR_STAT_DET_MASK) == PORT_SCR_STAT_DET_PHYRDY)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500309 probe_ent->link_port_map |= (0x01 << i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800310 }
311
312 tmp = readl(mmio + HOST_CTL);
313 debug("HOST_CTL 0x%x\n", tmp);
314 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
315 tmp = readl(mmio + HOST_CTL);
316 debug("HOST_CTL 0x%x\n", tmp);
Rob Herringc2829ff2011-07-06 16:13:36 +0000317#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800318 pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
319 tmp |= PCI_COMMAND_MASTER;
320 pci_write_config_word(pdev, PCI_COMMAND, tmp16);
Rob Herringc2829ff2011-07-06 16:13:36 +0000321#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800322 return 0;
323}
324
325
326static void ahci_print_info(struct ahci_probe_ent *probe_ent)
327{
Rob Herringc2829ff2011-07-06 16:13:36 +0000328#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800329 pci_dev_t pdev = probe_ent->dev;
Rob Herringc2829ff2011-07-06 16:13:36 +0000330 u16 cc;
331#endif
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500332 volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
Stefan Reinauer48791f12012-10-29 05:23:51 +0000333 u32 vers, cap, cap2, impl, speed;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800334 const char *speed_s;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800335 const char *scc_s;
336
337 vers = readl(mmio + HOST_VERSION);
338 cap = probe_ent->cap;
Stefan Reinauer48791f12012-10-29 05:23:51 +0000339 cap2 = readl(mmio + HOST_CAP2);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800340 impl = probe_ent->port_map;
341
342 speed = (cap >> 20) & 0xf;
343 if (speed == 1)
344 speed_s = "1.5";
345 else if (speed == 2)
346 speed_s = "3";
Stefan Reinauer48791f12012-10-29 05:23:51 +0000347 else if (speed == 3)
348 speed_s = "6";
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800349 else
350 speed_s = "?";
351
Rob Herringc2829ff2011-07-06 16:13:36 +0000352#ifdef CONFIG_SCSI_AHCI_PLAT
353 scc_s = "SATA";
354#else
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800355 pci_read_config_word(pdev, 0x0a, &cc);
356 if (cc == 0x0101)
357 scc_s = "IDE";
358 else if (cc == 0x0106)
359 scc_s = "SATA";
360 else if (cc == 0x0104)
361 scc_s = "RAID";
362 else
363 scc_s = "unknown";
Rob Herringc2829ff2011-07-06 16:13:36 +0000364#endif
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500365 printf("AHCI %02x%02x.%02x%02x "
366 "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
367 (vers >> 24) & 0xff,
368 (vers >> 16) & 0xff,
369 (vers >> 8) & 0xff,
370 vers & 0xff,
371 ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800372
373 printf("flags: "
Stefan Reinauer48791f12012-10-29 05:23:51 +0000374 "%s%s%s%s%s%s%s"
375 "%s%s%s%s%s%s%s"
376 "%s%s%s%s%s%s\n",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500377 cap & (1 << 31) ? "64bit " : "",
378 cap & (1 << 30) ? "ncq " : "",
379 cap & (1 << 28) ? "ilck " : "",
380 cap & (1 << 27) ? "stag " : "",
381 cap & (1 << 26) ? "pm " : "",
382 cap & (1 << 25) ? "led " : "",
383 cap & (1 << 24) ? "clo " : "",
384 cap & (1 << 19) ? "nz " : "",
385 cap & (1 << 18) ? "only " : "",
386 cap & (1 << 17) ? "pmp " : "",
Stefan Reinauer48791f12012-10-29 05:23:51 +0000387 cap & (1 << 16) ? "fbss " : "",
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500388 cap & (1 << 15) ? "pio " : "",
389 cap & (1 << 14) ? "slum " : "",
Stefan Reinauer48791f12012-10-29 05:23:51 +0000390 cap & (1 << 13) ? "part " : "",
391 cap & (1 << 7) ? "ccc " : "",
392 cap & (1 << 6) ? "ems " : "",
393 cap & (1 << 5) ? "sxs " : "",
394 cap2 & (1 << 2) ? "apst " : "",
395 cap2 & (1 << 1) ? "nvmp " : "",
396 cap2 & (1 << 0) ? "boh " : "");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800397}
398
Rob Herringc2829ff2011-07-06 16:13:36 +0000399#ifndef CONFIG_SCSI_AHCI_PLAT
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500400static int ahci_init_one(pci_dev_t pdev)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800401{
Ed Swarthout91080f72007-08-02 14:09:49 -0500402 u16 vendor;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800403 int rc;
404
Ed Swarthoutafd25192007-08-14 14:06:45 -0500405 probe_ent = malloc(sizeof(struct ahci_probe_ent));
Roger Quadros7b6cb612013-11-11 16:56:37 +0200406 if (!probe_ent) {
407 printf("%s: No memory for probe_ent\n", __func__);
408 return -ENOMEM;
409 }
410
Ed Swarthoutafd25192007-08-14 14:06:45 -0500411 memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800412 probe_ent->dev = pdev;
413
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500414 probe_ent->host_flags = ATA_FLAG_SATA
415 | ATA_FLAG_NO_LEGACY
416 | ATA_FLAG_MMIO
417 | ATA_FLAG_PIO_DMA
418 | ATA_FLAG_NO_ATAPI;
419 probe_ent->pio_mask = 0x1f;
420 probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800421
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000422 pci_read_config_dword(pdev, PCI_BASE_ADDRESS_5, &probe_ent->mmio_base);
423 debug("ahci mmio_base=0x%08x\n", probe_ent->mmio_base);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800424
425 /* Take from kernel:
426 * JMicron-specific fixup:
427 * make sure we're in AHCI mode
428 */
429 pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500430 if (vendor == 0x197b)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800431 pci_write_config_byte(pdev, 0x41, 0xa1);
432
433 /* initialize adapter */
434 rc = ahci_host_init(probe_ent);
435 if (rc)
436 goto err_out;
437
438 ahci_print_info(probe_ent);
439
440 return 0;
441
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500442 err_out:
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800443 return rc;
444}
Rob Herringc2829ff2011-07-06 16:13:36 +0000445#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800446
447#define MAX_DATA_BYTE_COUNT (4*1024*1024)
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500448
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800449static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len)
450{
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800451 struct ahci_ioports *pp = &(probe_ent->port[port]);
452 struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
453 u32 sg_count;
454 int i;
455
456 sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500457 if (sg_count > AHCI_MAX_SG) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800458 printf("Error:Too much sg!\n");
459 return -1;
460 }
461
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500462 for (i = 0; i < sg_count; i++) {
463 ahci_sg->addr =
464 cpu_to_le32((u32) buf + i * MAX_DATA_BYTE_COUNT);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800465 ahci_sg->addr_hi = 0;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500466 ahci_sg->flags_size = cpu_to_le32(0x3fffff &
467 (buf_len < MAX_DATA_BYTE_COUNT
468 ? (buf_len - 1)
469 : (MAX_DATA_BYTE_COUNT - 1)));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800470 ahci_sg++;
471 buf_len -= MAX_DATA_BYTE_COUNT;
472 }
473
474 return sg_count;
475}
476
477
478static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
479{
480 pp->cmd_slot->opts = cpu_to_le32(opts);
481 pp->cmd_slot->status = 0;
482 pp->cmd_slot->tbl_addr = cpu_to_le32(pp->cmd_tbl & 0xffffffff);
483 pp->cmd_slot->tbl_addr_hi = 0;
484}
485
486
Gabe Black39310722012-10-29 05:23:52 +0000487#ifdef CONFIG_AHCI_SETFEATURES_XFER
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800488static void ahci_set_feature(u8 port)
489{
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800490 struct ahci_ioports *pp = &(probe_ent->port[port]);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500491 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
492 u32 cmd_fis_len = 5; /* five dwords */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800493 u8 fis[20];
494
Stefan Reinauer48791f12012-10-29 05:23:51 +0000495 /* set feature */
Taylor Hutt54d0f552012-10-29 05:23:55 +0000496 memset(fis, 0, sizeof(fis));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800497 fis[0] = 0x27;
498 fis[1] = 1 << 7;
Rob Herring83f66482013-08-24 10:10:54 -0500499 fis[2] = ATA_CMD_SET_FEATURES;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800500 fis[3] = SETFEATURES_XFER;
501 fis[12] = __ilog2(probe_ent->udma_mask + 1) + 0x40 - 0x01;
502
Taylor Hutt54d0f552012-10-29 05:23:55 +0000503 memcpy((unsigned char *)pp->cmd_tbl, fis, sizeof(fis));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800504 ahci_fill_cmd_slot(pp, cmd_fis_len);
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000505 ahci_dcache_flush_sata_cmd(pp);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800506 writel(1, port_mmio + PORT_CMD_ISSUE);
507 readl(port_mmio + PORT_CMD_ISSUE);
508
Walter Murphyefd49b42012-10-29 05:24:00 +0000509 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
510 WAIT_MS_DATAIO, 0x1)) {
Stefan Reinauer48791f12012-10-29 05:23:51 +0000511 printf("set feature error on port %d!\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800512 }
513}
Gabe Black39310722012-10-29 05:23:52 +0000514#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800515
Bin Mengb138e912014-12-31 17:18:39 +0800516static int wait_spinup(volatile u8 *port_mmio)
517{
518 ulong start;
519 u32 tf_data;
520
521 start = get_timer(0);
522 do {
523 tf_data = readl(port_mmio + PORT_TFDATA);
524 if (!(tf_data & ATA_BUSY))
525 return 0;
526 } while (get_timer(start) < WAIT_MS_SPINUP);
527
528 return -ETIMEDOUT;
529}
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800530
531static int ahci_port_start(u8 port)
532{
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800533 struct ahci_ioports *pp = &(probe_ent->port[port]);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500534 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800535 u32 port_status;
536 u32 mem;
537
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500538 debug("Enter start port: %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800539 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500540 debug("Port %d status: %x\n", port, port_status);
541 if ((port_status & 0xf) != 0x03) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800542 printf("No Link on this port!\n");
543 return -1;
544 }
545
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500546 mem = (u32) malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800547 if (!mem) {
548 free(pp);
Roger Quadros7b6cb612013-11-11 16:56:37 +0200549 printf("%s: No mem for table!\n", __func__);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800550 return -ENOMEM;
551 }
552
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500553 mem = (mem + 0x800) & (~0x7ff); /* Aligned to 2048-bytes */
554 memset((u8 *) mem, 0, AHCI_PORT_PRIV_DMA_SZ);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800555
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800556 /*
557 * First item in chunk of DMA memory: 32-slot command table,
558 * 32 bytes each in size
559 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000560 pp->cmd_slot =
561 (struct ahci_cmd_hdr *)(uintptr_t)virt_to_phys((void *)mem);
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000562 debug("cmd_slot = 0x%x\n", (unsigned)pp->cmd_slot);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800563 mem += (AHCI_CMD_SLOT_SZ + 224);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500564
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800565 /*
566 * Second item: Received-FIS area
567 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000568 pp->rx_fis = virt_to_phys((void *)mem);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800569 mem += AHCI_RX_FIS_SZ;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500570
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800571 /*
572 * Third item: data area for storing a single command
573 * and its scatter-gather table
574 */
Taylor Hutt3455f532012-10-29 05:23:58 +0000575 pp->cmd_tbl = virt_to_phys((void *)mem);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500576 debug("cmd_tbl_dma = 0x%x\n", pp->cmd_tbl);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800577
578 mem += AHCI_CMD_TBL_HDR;
Taylor Hutt3455f532012-10-29 05:23:58 +0000579 pp->cmd_tbl_sg =
580 (struct ahci_sg *)(uintptr_t)virt_to_phys((void *)mem);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800581
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500582 writel_with_flush((u32) pp->cmd_slot, port_mmio + PORT_LST_ADDR);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800583
584 writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
585
Ian Campbella2ebf922014-07-18 20:38:41 +0100586#ifdef CONFIG_SUNXI_AHCI
587 sunxi_dma_init(port_mmio);
588#endif
589
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800590 writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500591 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
592 PORT_CMD_START, port_mmio + PORT_CMD);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800593
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500594 debug("Exit start port %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800595
Bin Mengb138e912014-12-31 17:18:39 +0800596 /*
597 * Make sure interface is not busy based on error and status
598 * information from task file data register before proceeding
599 */
600 return wait_spinup(port_mmio);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800601}
602
603
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000604static int ahci_device_data_io(u8 port, u8 *fis, int fis_len, u8 *buf,
605 int buf_len, u8 is_write)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800606{
607
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500608 struct ahci_ioports *pp = &(probe_ent->port[port]);
609 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800610 u32 opts;
611 u32 port_status;
612 int sg_count;
613
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000614 debug("Enter %s: for port %d\n", __func__, port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800615
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500616 if (port > probe_ent->n_ports) {
Taylor Hutt1b1d42e2012-10-29 05:23:56 +0000617 printf("Invalid port number %d\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800618 return -1;
619 }
620
621 port_status = readl(port_mmio + PORT_SCR_STAT);
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500622 if ((port_status & 0xf) != 0x03) {
623 debug("No Link on port %d!\n", port);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800624 return -1;
625 }
626
627 memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
628
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500629 sg_count = ahci_fill_sg(port, buf, buf_len);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000630 opts = (fis_len >> 2) | (sg_count << 16) | (is_write << 6);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800631 ahci_fill_cmd_slot(pp, opts);
632
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000633 ahci_dcache_flush_sata_cmd(pp);
634 ahci_dcache_flush_range((unsigned)buf, (unsigned)buf_len);
635
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800636 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
637
Walter Murphyefd49b42012-10-29 05:24:00 +0000638 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
639 WAIT_MS_DATAIO, 0x1)) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800640 printf("timeout exit!\n");
641 return -1;
642 }
Taylor Hutt33e4c2f2012-10-29 05:23:59 +0000643
644 ahci_dcache_invalidate_range((unsigned)buf, (unsigned)buf_len);
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000645 debug("%s: %d byte transferred.\n", __func__, pp->cmd_slot->status);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800646
647 return 0;
648}
649
650
651static char *ata_id_strcpy(u16 *target, u16 *src, int len)
652{
653 int i;
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500654 for (i = 0; i < len / 2; i++)
Rob Herring336018392011-06-01 09:10:26 +0000655 target[i] = swab16(src[i]);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800656 return (char *)target;
657}
658
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800659/*
660 * SCSI INQUIRY command operation.
661 */
662static int ata_scsiop_inquiry(ccb *pccb)
663{
Rob Herring9855a232013-08-24 10:10:48 -0500664 static const u8 hdr[] = {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800665 0,
666 0,
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500667 0x5, /* claim SPC-3 version compatibility */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800668 2,
669 95 - 4,
670 };
671 u8 fis[20];
Roger Quadrosda3976e2014-04-01 17:26:40 +0300672 u16 *idbuf;
Roger Quadrosff56ee12013-11-11 16:56:38 +0200673 ALLOC_CACHE_ALIGN_BUFFER(u16, tmpid, ATA_ID_WORDS);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800674 u8 port;
675
676 /* Clean ccb data buffer */
677 memset(pccb->pdata, 0, pccb->datalen);
678
679 memcpy(pccb->pdata, hdr, sizeof(hdr));
680
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500681 if (pccb->datalen <= 35)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800682 return 0;
683
Taylor Hutt54d0f552012-10-29 05:23:55 +0000684 memset(fis, 0, sizeof(fis));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800685 /* Construct the FIS */
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500686 fis[0] = 0x27; /* Host to device FIS. */
687 fis[1] = 1 << 7; /* Command FIS. */
Rob Herring83f66482013-08-24 10:10:54 -0500688 fis[2] = ATA_CMD_ID_ATA; /* Command byte. */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800689
690 /* Read id from sata */
691 port = pccb->target;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800692
Rob Herring83f66482013-08-24 10:10:54 -0500693 if (ahci_device_data_io(port, (u8 *) &fis, sizeof(fis), (u8 *)tmpid,
694 ATA_ID_WORDS * 2, 0)) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800695 debug("scsi_ahci: SCSI inquiry command failure.\n");
696 return -EIO;
697 }
698
Roger Quadrosda3976e2014-04-01 17:26:40 +0300699 if (!ataid[port]) {
700 ataid[port] = malloc(ATA_ID_WORDS * 2);
701 if (!ataid[port]) {
702 printf("%s: No memory for ataid[port]\n", __func__);
703 return -ENOMEM;
704 }
705 }
706
707 idbuf = ataid[port];
708
709 memcpy(idbuf, tmpid, ATA_ID_WORDS * 2);
710 ata_swap_buf_le16(idbuf, ATA_ID_WORDS);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800711
712 memcpy(&pccb->pdata[8], "ATA ", 8);
Roger Quadrosda3976e2014-04-01 17:26:40 +0300713 ata_id_strcpy((u16 *)&pccb->pdata[16], &idbuf[ATA_ID_PROD], 16);
714 ata_id_strcpy((u16 *)&pccb->pdata[32], &idbuf[ATA_ID_FW_REV], 4);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800715
Rob Herring83f66482013-08-24 10:10:54 -0500716#ifdef DEBUG
Roger Quadrosda3976e2014-04-01 17:26:40 +0300717 ata_dump_id(idbuf);
Rob Herring83f66482013-08-24 10:10:54 -0500718#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800719 return 0;
720}
721
722
723/*
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000724 * SCSI READ10/WRITE10 command operation.
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800725 */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000726static int ata_scsiop_read_write(ccb *pccb, u8 is_write)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800727{
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000728 u32 lba = 0;
729 u16 blocks = 0;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800730 u8 fis[20];
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000731 u8 *user_buffer = pccb->pdata;
732 u32 user_buffer_size = pccb->datalen;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800733
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000734 /* Retrieve the base LBA number from the ccb structure. */
735 memcpy(&lba, pccb->cmd + 2, sizeof(lba));
736 lba = be32_to_cpu(lba);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800737
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000738 /*
739 * And the number of blocks.
740 *
741 * For 10-byte and 16-byte SCSI R/W commands, transfer
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800742 * length 0 means transfer 0 block of data.
743 * However, for ATA R/W commands, sector count 0 means
744 * 256 or 65536 sectors, not 0 sectors as in SCSI.
745 *
746 * WARNING: one or two older ATA drives treat 0 as 0...
747 */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000748 blocks = (((u16)pccb->cmd[7]) << 8) | ((u16) pccb->cmd[8]);
749
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000750 debug("scsi_ahci: %s %d blocks starting from lba 0x%x\n",
751 is_write ? "write" : "read", (unsigned)lba, blocks);
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000752
753 /* Preset the FIS */
Taylor Hutt54d0f552012-10-29 05:23:55 +0000754 memset(fis, 0, sizeof(fis));
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000755 fis[0] = 0x27; /* Host to device FIS. */
756 fis[1] = 1 << 7; /* Command FIS. */
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000757 /* Command byte (read/write). */
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000758 fis[2] = is_write ? ATA_CMD_WRITE_EXT : ATA_CMD_READ_EXT;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800759
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000760 while (blocks) {
761 u16 now_blocks; /* number of blocks per iteration */
762 u32 transfer_size; /* number of bytes per iteration */
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800763
Masahiro Yamadadb204642014-11-07 03:03:31 +0900764 now_blocks = min((u16)MAX_SATA_BLOCKS_READ_WRITE, blocks);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800765
Rob Herring83f66482013-08-24 10:10:54 -0500766 transfer_size = ATA_SECT_SIZE * now_blocks;
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000767 if (transfer_size > user_buffer_size) {
768 printf("scsi_ahci: Error: buffer too small.\n");
769 return -EIO;
770 }
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800771
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000772 /* LBA48 SATA command but only use 32bit address range within
773 * that. The next smaller command range (28bit) is too small.
774 */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000775 fis[4] = (lba >> 0) & 0xff;
776 fis[5] = (lba >> 8) & 0xff;
777 fis[6] = (lba >> 16) & 0xff;
Walter Murphyd1cb64b2012-10-29 05:24:03 +0000778 fis[7] = 1 << 6; /* device reg: set LBA mode */
779 fis[8] = ((lba >> 24) & 0xff);
780 fis[3] = 0xe0; /* features */
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000781
782 /* Block (sector) count */
783 fis[12] = (now_blocks >> 0) & 0xff;
784 fis[13] = (now_blocks >> 8) & 0xff;
785
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000786 /* Read/Write from ahci */
787 if (ahci_device_data_io(pccb->target, (u8 *) &fis, sizeof(fis),
Tang Yuantian5fb2c9e2015-03-31 15:02:43 +0800788 user_buffer, transfer_size,
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000789 is_write)) {
790 debug("scsi_ahci: SCSI %s10 command failure.\n",
791 is_write ? "WRITE" : "READ");
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000792 return -EIO;
793 }
Marc Jones49ec4b12012-10-29 05:24:02 +0000794
795 /* If this transaction is a write, do a following flush.
796 * Writes in u-boot are so rare, and the logic to know when is
797 * the last write and do a flush only there is sufficiently
798 * difficult. Just do a flush after every write. This incurs,
799 * usually, one extra flush when the rare writes do happen.
800 */
801 if (is_write) {
802 if (-EIO == ata_io_flush(pccb->target))
803 return -EIO;
804 }
Vadim Bendebury700f85c2012-10-29 05:23:44 +0000805 user_buffer += transfer_size;
806 user_buffer_size -= transfer_size;
807 blocks -= now_blocks;
808 lba += now_blocks;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800809 }
810
811 return 0;
812}
813
814
815/*
816 * SCSI READ CAPACITY10 command operation.
817 */
818static int ata_scsiop_read_capacity10(ccb *pccb)
819{
Kumar Gala8a190652009-07-13 09:24:00 -0500820 u32 cap;
Rob Herring83f66482013-08-24 10:10:54 -0500821 u64 cap64;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000822 u32 block_size;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800823
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500824 if (!ataid[pccb->target]) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800825 printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500826 "\tNo ATA info!\n"
827 "\tPlease run SCSI commmand INQUIRY firstly!\n");
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800828 return -EPERM;
829 }
830
Rob Herring83f66482013-08-24 10:10:54 -0500831 cap64 = ata_id_n_sectors(ataid[pccb->target]);
832 if (cap64 > 0x100000000ULL)
833 cap64 = 0xffffffff;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000834
Rob Herring83f66482013-08-24 10:10:54 -0500835 cap = cpu_to_be32(cap64);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000836 memcpy(pccb->pdata, &cap, sizeof(cap));
837
838 block_size = cpu_to_be32((u32)512);
839 memcpy(&pccb->pdata[4], &block_size, 4);
840
841 return 0;
842}
843
844
845/*
846 * SCSI READ CAPACITY16 command operation.
847 */
848static int ata_scsiop_read_capacity16(ccb *pccb)
849{
850 u64 cap;
851 u64 block_size;
852
853 if (!ataid[pccb->target]) {
854 printf("scsi_ahci: SCSI READ CAPACITY16 command failure. "
855 "\tNo ATA info!\n"
856 "\tPlease run SCSI commmand INQUIRY firstly!\n");
857 return -EPERM;
858 }
859
Rob Herring83f66482013-08-24 10:10:54 -0500860 cap = ata_id_n_sectors(ataid[pccb->target]);
Gabe Blackdd2c7342012-10-29 05:23:54 +0000861 cap = cpu_to_be64(cap);
Kumar Gala8a190652009-07-13 09:24:00 -0500862 memcpy(pccb->pdata, &cap, sizeof(cap));
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800863
Gabe Blackdd2c7342012-10-29 05:23:54 +0000864 block_size = cpu_to_be64((u64)512);
865 memcpy(&pccb->pdata[8], &block_size, 8);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800866
867 return 0;
868}
869
870
871/*
872 * SCSI TEST UNIT READY command operation.
873 */
874static int ata_scsiop_test_unit_ready(ccb *pccb)
875{
876 return (ataid[pccb->target]) ? 0 : -EPERM;
877}
878
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500879
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800880int scsi_exec(ccb *pccb)
881{
882 int ret;
883
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500884 switch (pccb->cmd[0]) {
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800885 case SCSI_READ10:
Hung-Te Lin0f10bd42012-10-29 05:23:53 +0000886 ret = ata_scsiop_read_write(pccb, 0);
887 break;
888 case SCSI_WRITE10:
889 ret = ata_scsiop_read_write(pccb, 1);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800890 break;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000891 case SCSI_RD_CAPAC10:
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800892 ret = ata_scsiop_read_capacity10(pccb);
893 break;
Gabe Blackdd2c7342012-10-29 05:23:54 +0000894 case SCSI_RD_CAPAC16:
895 ret = ata_scsiop_read_capacity16(pccb);
896 break;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800897 case SCSI_TST_U_RDY:
898 ret = ata_scsiop_test_unit_ready(pccb);
899 break;
900 case SCSI_INQUIRY:
901 ret = ata_scsiop_inquiry(pccb);
902 break;
903 default:
904 printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
York Sun4a598092013-04-01 11:29:11 -0700905 return false;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800906 }
907
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500908 if (ret) {
909 debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
York Sun4a598092013-04-01 11:29:11 -0700910 return false;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800911 }
York Sun4a598092013-04-01 11:29:11 -0700912 return true;
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800913
914}
915
916
917void scsi_low_level_init(int busdevfunc)
918{
919 int i;
920 u32 linkmap;
921
Rob Herringc2829ff2011-07-06 16:13:36 +0000922#ifndef CONFIG_SCSI_AHCI_PLAT
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800923 ahci_init_one(busdevfunc);
Rob Herringc2829ff2011-07-06 16:13:36 +0000924#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800925
926 linkmap = probe_ent->link_port_map;
927
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200928 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500929 if (((linkmap >> i) & 0x01)) {
930 if (ahci_port_start((u8) i)) {
931 printf("Can not start port %d\n", i);
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800932 continue;
933 }
Gabe Black39310722012-10-29 05:23:52 +0000934#ifdef CONFIG_AHCI_SETFEATURES_XFER
Jon Loeligerc0b0cda2006-08-23 11:04:43 -0500935 ahci_set_feature((u8) i);
Gabe Black39310722012-10-29 05:23:52 +0000936#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800937 }
938 }
939}
940
Rob Herringc2829ff2011-07-06 16:13:36 +0000941#ifdef CONFIG_SCSI_AHCI_PLAT
942int ahci_init(u32 base)
943{
944 int i, rc = 0;
945 u32 linkmap;
946
Rob Herringc2829ff2011-07-06 16:13:36 +0000947 probe_ent = malloc(sizeof(struct ahci_probe_ent));
Roger Quadros7b6cb612013-11-11 16:56:37 +0200948 if (!probe_ent) {
949 printf("%s: No memory for probe_ent\n", __func__);
950 return -ENOMEM;
951 }
952
Rob Herringc2829ff2011-07-06 16:13:36 +0000953 memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
954
955 probe_ent->host_flags = ATA_FLAG_SATA
956 | ATA_FLAG_NO_LEGACY
957 | ATA_FLAG_MMIO
958 | ATA_FLAG_PIO_DMA
959 | ATA_FLAG_NO_ATAPI;
960 probe_ent->pio_mask = 0x1f;
961 probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
962
963 probe_ent->mmio_base = base;
964
965 /* initialize adapter */
966 rc = ahci_host_init(probe_ent);
967 if (rc)
968 goto err_out;
969
970 ahci_print_info(probe_ent);
971
972 linkmap = probe_ent->link_port_map;
973
974 for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
975 if (((linkmap >> i) & 0x01)) {
976 if (ahci_port_start((u8) i)) {
977 printf("Can not start port %d\n", i);
978 continue;
979 }
Gabe Black39310722012-10-29 05:23:52 +0000980#ifdef CONFIG_AHCI_SETFEATURES_XFER
Rob Herringc2829ff2011-07-06 16:13:36 +0000981 ahci_set_feature((u8) i);
Gabe Black39310722012-10-29 05:23:52 +0000982#endif
Rob Herringc2829ff2011-07-06 16:13:36 +0000983 }
984 }
985err_out:
986 return rc;
987}
Ian Campbell19349962014-03-07 01:20:56 +0000988
989void __weak scsi_init(void)
990{
991}
992
Rob Herringc2829ff2011-07-06 16:13:36 +0000993#endif
Jin Zhengxiongae180dc2006-08-23 19:10:44 +0800994
Marc Jones49ec4b12012-10-29 05:24:02 +0000995/*
996 * In the general case of generic rotating media it makes sense to have a
997 * flush capability. It probably even makes sense in the case of SSDs because
998 * one cannot always know for sure what kind of internal cache/flush mechanism
999 * is embodied therein. At first it was planned to invoke this after the last
1000 * write to disk and before rebooting. In practice, knowing, a priori, which
1001 * is the last write is difficult. Because writing to the disk in u-boot is
1002 * very rare, this flush command will be invoked after every block write.
1003 */
1004static int ata_io_flush(u8 port)
1005{
1006 u8 fis[20];
1007 struct ahci_ioports *pp = &(probe_ent->port[port]);
1008 volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
1009 u32 cmd_fis_len = 5; /* five dwords */
1010
1011 /* Preset the FIS */
1012 memset(fis, 0, 20);
1013 fis[0] = 0x27; /* Host to device FIS. */
1014 fis[1] = 1 << 7; /* Command FIS. */
Walter Murphyd1cb64b2012-10-29 05:24:03 +00001015 fis[2] = ATA_CMD_FLUSH_EXT;
Marc Jones49ec4b12012-10-29 05:24:02 +00001016
1017 memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
1018 ahci_fill_cmd_slot(pp, cmd_fis_len);
1019 writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
1020
1021 if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE,
1022 WAIT_MS_FLUSH, 0x1)) {
1023 debug("scsi_ahci: flush command timeout on port %d.\n", port);
1024 return -EIO;
1025 }
1026
1027 return 0;
1028}
1029
1030
Dmitry Lifshitz533d33f2014-12-15 16:02:56 +02001031__weak void scsi_bus_reset(void)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001032{
Jon Loeligerc0b0cda2006-08-23 11:04:43 -05001033 /*Not implement*/
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001034}
1035
Jon Loeligerc0b0cda2006-08-23 11:04:43 -05001036void scsi_print_error(ccb * pccb)
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001037{
Jon Loeligerc0b0cda2006-08-23 11:04:43 -05001038 /*The ahci error info can be read in the ahci driver*/
Jin Zhengxiongae180dc2006-08-23 19:10:44 +08001039}