blob: 8bcd8612618a8b3f7fdc58260ffa4399db66497c [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunay939d5362018-03-12 10:46:11 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay939d5362018-03-12 10:46:11 +01004 */
5
6#include <common.h>
7#include <clk.h>
8#include <dm.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -07009#include <init.h>
Patrick Delaunay939d5362018-03-12 10:46:11 +010010#include <ram.h>
11#include <regmap.h>
12#include <syscon.h>
13#include <asm/io.h>
14#include "stm32mp1_ddr.h"
15
Patrick Delaunay939d5362018-03-12 10:46:11 +010016static const char *const clkname[] = {
17 "ddrc1",
18 "ddrc2",
19 "ddrcapb",
20 "ddrphycapb",
21 "ddrphyc" /* LAST clock => used for get_rate() */
22};
23
Patrick Delaunay29e1a942019-04-10 14:09:23 +020024int stm32mp1_ddr_clk_enable(struct ddr_info *priv, uint32_t mem_speed)
Patrick Delaunay939d5362018-03-12 10:46:11 +010025{
26 unsigned long ddrphy_clk;
27 unsigned long ddr_clk;
28 struct clk clk;
29 int ret;
Patrick Delaunay6abbd352019-06-21 15:26:51 +020030 unsigned int idx;
Patrick Delaunay939d5362018-03-12 10:46:11 +010031
32 for (idx = 0; idx < ARRAY_SIZE(clkname); idx++) {
33 ret = clk_get_by_name(priv->dev, clkname[idx], &clk);
34
35 if (!ret)
36 ret = clk_enable(&clk);
37
38 if (ret) {
39 printf("error for %s : %d\n", clkname[idx], ret);
40 return ret;
41 }
42 }
43
44 priv->clk = clk;
45 ddrphy_clk = clk_get_rate(&priv->clk);
46
Patrick Delaunay29e1a942019-04-10 14:09:23 +020047 debug("DDR: mem_speed (%d kHz), RCC %d kHz\n",
48 mem_speed, (u32)(ddrphy_clk / 1000));
Patrick Delaunay939d5362018-03-12 10:46:11 +010049 /* max 10% frequency delta */
Patrick Delaunay29e1a942019-04-10 14:09:23 +020050 ddr_clk = abs(ddrphy_clk - mem_speed * 1000);
51 if (ddr_clk > (mem_speed * 100)) {
52 pr_err("DDR expected freq %d kHz, current is %d kHz\n",
53 mem_speed, (u32)(ddrphy_clk / 1000));
Patrick Delaunay939d5362018-03-12 10:46:11 +010054 return -EINVAL;
55 }
56
57 return 0;
58}
59
Marek Vasut697887a2020-04-22 13:18:12 +020060__weak int board_stm32mp1_ddr_config_name_match(struct udevice *dev,
61 const char *name)
62{
63 return 0; /* Always match */
64}
65
66static ofnode stm32mp1_ddr_get_ofnode(struct udevice *dev)
67{
68 const char *name;
69 ofnode node;
70
71 dev_for_each_subnode(node, dev) {
72 name = ofnode_get_property(node, "compatible", NULL);
73
74 if (!board_stm32mp1_ddr_config_name_match(dev, name))
75 return node;
76 }
77
78 return dev_ofnode(dev);
79}
80
Patrick Delaunay939d5362018-03-12 10:46:11 +010081static __maybe_unused int stm32mp1_ddr_setup(struct udevice *dev)
82{
83 struct ddr_info *priv = dev_get_priv(dev);
Patrick Delaunay6abbd352019-06-21 15:26:51 +020084 int ret;
85 unsigned int idx;
Patrick Delaunay939d5362018-03-12 10:46:11 +010086 struct clk axidcg;
87 struct stm32mp1_ddr_config config;
Marek Vasut697887a2020-04-22 13:18:12 +020088 ofnode node = stm32mp1_ddr_get_ofnode(dev);
Patrick Delaunay939d5362018-03-12 10:46:11 +010089
Patrick Delaunaya68e2d62020-03-06 11:14:11 +010090#define PARAM(x, y, z) \
91 { .name = x, \
92 .offset = offsetof(struct stm32mp1_ddr_config, y), \
93 .size = sizeof(config.y) / sizeof(u32), \
94 .present = z, \
95 }
Patrick Delaunay939d5362018-03-12 10:46:11 +010096
Patrick Delaunaya68e2d62020-03-06 11:14:11 +010097#define CTL_PARAM(x) PARAM("st,ctl-"#x, c_##x, NULL)
98#define PHY_PARAM(x) PARAM("st,phy-"#x, p_##x, NULL)
99#define PHY_PARAM_OPT(x) PARAM("st,phy-"#x, p_##x, &config.p_##x##_present)
Patrick Delaunay939d5362018-03-12 10:46:11 +0100100
101 const struct {
102 const char *name; /* name in DT */
103 const u32 offset; /* offset in config struct */
104 const u32 size; /* size of parameters */
Patrick Delaunaya68e2d62020-03-06 11:14:11 +0100105 bool * const present; /* presence indication for opt */
Patrick Delaunay939d5362018-03-12 10:46:11 +0100106 } param[] = {
107 CTL_PARAM(reg),
108 CTL_PARAM(timing),
109 CTL_PARAM(map),
110 CTL_PARAM(perf),
111 PHY_PARAM(reg),
112 PHY_PARAM(timing),
Patrick Delaunaya68e2d62020-03-06 11:14:11 +0100113 PHY_PARAM_OPT(cal)
Patrick Delaunay939d5362018-03-12 10:46:11 +0100114 };
115
Marek Vasut697887a2020-04-22 13:18:12 +0200116 config.info.speed = ofnode_read_u32_default(node, "st,mem-speed", 0);
117 config.info.size = ofnode_read_u32_default(node, "st,mem-size", 0);
118 config.info.name = ofnode_read_string(node, "st,mem-name");
Patrick Delaunay939d5362018-03-12 10:46:11 +0100119 if (!config.info.name) {
120 debug("%s: no st,mem-name\n", __func__);
121 return -EINVAL;
122 }
123 printf("RAM: %s\n", config.info.name);
124
125 for (idx = 0; idx < ARRAY_SIZE(param); idx++) {
Marek Vasut697887a2020-04-22 13:18:12 +0200126 ret = ofnode_read_u32_array(node, param[idx].name,
Patrick Delaunay939d5362018-03-12 10:46:11 +0100127 (void *)((u32)&config +
128 param[idx].offset),
129 param[idx].size);
130 debug("%s: %s[0x%x] = %d\n", __func__,
131 param[idx].name, param[idx].size, ret);
Patrick Delaunaya68e2d62020-03-06 11:14:11 +0100132 if (ret &&
133 (ret != -FDT_ERR_NOTFOUND || !param[idx].present)) {
Patrick Delaunayd892d272019-04-10 14:09:25 +0200134 pr_err("%s: Cannot read %s, error=%d\n",
135 __func__, param[idx].name, ret);
Patrick Delaunay939d5362018-03-12 10:46:11 +0100136 return -EINVAL;
137 }
Patrick Delaunaya68e2d62020-03-06 11:14:11 +0100138 if (param[idx].present) {
139 /* save presence of optional parameters */
140 *param[idx].present = true;
141 if (ret == -FDT_ERR_NOTFOUND) {
142 *param[idx].present = false;
143#ifdef CONFIG_STM32MP1_DDR_INTERACTIVE
144 /* reset values if used later */
145 memset((void *)((u32)&config +
146 param[idx].offset),
147 0, param[idx].size * sizeof(u32));
148#endif
149 }
150 }
Patrick Delaunay939d5362018-03-12 10:46:11 +0100151 }
152
153 ret = clk_get_by_name(dev, "axidcg", &axidcg);
154 if (ret) {
155 debug("%s: Cannot found axidcg\n", __func__);
156 return -EINVAL;
157 }
158 clk_disable(&axidcg); /* disable clock gating during init */
159
160 stm32mp1_ddr_init(priv, &config);
161
162 clk_enable(&axidcg); /* enable clock gating */
163
164 /* check size */
165 debug("%s : get_ram_size(%x, %x)\n", __func__,
166 (u32)priv->info.base, (u32)STM32_DDR_SIZE);
167
168 priv->info.size = get_ram_size((long *)priv->info.base,
169 STM32_DDR_SIZE);
170
171 debug("%s : %x\n", __func__, (u32)priv->info.size);
172
173 /* check memory access for all memory */
174 if (config.info.size != priv->info.size) {
175 printf("DDR invalid size : 0x%x, expected 0x%x\n",
176 priv->info.size, config.info.size);
177 return -EINVAL;
178 }
179 return 0;
180}
181
182static int stm32mp1_ddr_probe(struct udevice *dev)
183{
184 struct ddr_info *priv = dev_get_priv(dev);
185 struct regmap *map;
186 int ret;
187
188 debug("STM32MP1 DDR probe\n");
189 priv->dev = dev;
190
Masahiro Yamadae4873e32018-04-19 12:14:03 +0900191 ret = regmap_init_mem(dev_ofnode(dev), &map);
Patrick Delaunay939d5362018-03-12 10:46:11 +0100192 if (ret)
193 return ret;
194
195 priv->ctl = regmap_get_range(map, 0);
196 priv->phy = regmap_get_range(map, 1);
197
198 priv->rcc = STM32_RCC_BASE;
199
200 priv->info.base = STM32_DDR_BASE;
201
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +0200202#if !defined(CONFIG_TFABOOT) && \
Patrick Delaunay5d061412019-02-12 11:44:39 +0100203 (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
Patrick Delaunay939d5362018-03-12 10:46:11 +0100204 priv->info.size = 0;
205 return stm32mp1_ddr_setup(dev);
206#else
Marek Vasut697887a2020-04-22 13:18:12 +0200207 ofnode node = stm32mp1_ddr_get_ofnode(dev);
208 priv->info.size = ofnode_read_u32_default(node, "st,mem-size", 0);
Patrick Delaunay939d5362018-03-12 10:46:11 +0100209 return 0;
210#endif
211}
212
213static int stm32mp1_ddr_get_info(struct udevice *dev, struct ram_info *info)
214{
215 struct ddr_info *priv = dev_get_priv(dev);
216
217 *info = priv->info;
218
219 return 0;
220}
221
222static struct ram_ops stm32mp1_ddr_ops = {
223 .get_info = stm32mp1_ddr_get_info,
224};
225
226static const struct udevice_id stm32mp1_ddr_ids[] = {
227 { .compatible = "st,stm32mp1-ddr" },
228 { }
229};
230
231U_BOOT_DRIVER(ddr_stm32mp1) = {
232 .name = "stm32mp1_ddr",
233 .id = UCLASS_RAM,
234 .of_match = stm32mp1_ddr_ids,
235 .ops = &stm32mp1_ddr_ops,
236 .probe = stm32mp1_ddr_probe,
237 .priv_auto_alloc_size = sizeof(struct ddr_info),
238};