blob: 5607b2b7b51675aafcc86b038e346c7c72cf7804 [file] [log] [blame]
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
Amit Singh Tomar8821be42020-04-19 19:28:30 +05303 * Common clock driver for Actions Semi SoCs.
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +05304 *
5 * Copyright (C) 2015 Actions Semi Co., Ltd.
6 * Copyright (C) 2018 Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
7 */
8
9#include <common.h>
10#include <dm.h>
Amit Singh Tomar8821be42020-04-19 19:28:30 +053011#include "clk_owl.h"
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053012#include <asm/io.h>
Amit Singh Tomar8821be42020-04-19 19:28:30 +053013#if defined(CONFIG_MACH_S900)
14#include <asm/arch-owl/regs_s900.h>
Amit Singh Tomar7c8e84c2020-04-19 19:28:28 +053015#include <dt-bindings/clock/actions,s900-cmu.h>
Amit Singh Tomar8821be42020-04-19 19:28:30 +053016#elif defined(CONFIG_MACH_S700)
17#include <asm/arch-owl/regs_s700.h>
18#include <dt-bindings/clock/actions,s700-cmu.h>
19#endif
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053020
21void owl_clk_init(struct owl_clk_priv *priv)
22{
23 u32 bus_clk = 0, core_pll, dev_pll;
24
Amit Singh Tomar8821be42020-04-19 19:28:30 +053025#if defined(CONFIG_MACH_S900)
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053026 /* Enable ASSIST_PLL */
27 setbits_le32(priv->base + CMU_ASSISTPLL, BIT(0));
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053028 udelay(PLL_STABILITY_WAIT_US);
Amit Singh Tomar8821be42020-04-19 19:28:30 +053029#endif
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053030
31 /* Source HOSC to DEV_CLK */
32 clrbits_le32(priv->base + CMU_DEVPLL, CMU_DEVPLL_CLK);
33
34 /* Configure BUS_CLK */
35 bus_clk |= (CMU_PDBGDIV_DIV | CMU_PERDIV_DIV | CMU_NOCDIV_DIV |
36 CMU_DMMCLK_SRC | CMU_APBCLK_DIV | CMU_AHBCLK_DIV |
37 CMU_NOCCLK_SRC | CMU_CORECLK_HOSC);
38 writel(bus_clk, priv->base + CMU_BUSCLK);
39
40 udelay(PLL_STABILITY_WAIT_US);
41
42 /* Configure CORE_PLL */
43 core_pll = readl(priv->base + CMU_COREPLL);
44 core_pll |= (CMU_COREPLL_EN | CMU_COREPLL_HOSC_EN | CMU_COREPLL_OUT);
45 writel(core_pll, priv->base + CMU_COREPLL);
46
47 udelay(PLL_STABILITY_WAIT_US);
48
49 /* Configure DEV_PLL */
50 dev_pll = readl(priv->base + CMU_DEVPLL);
51 dev_pll |= (CMU_DEVPLL_EN | CMU_DEVPLL_OUT);
52 writel(dev_pll, priv->base + CMU_DEVPLL);
53
54 udelay(PLL_STABILITY_WAIT_US);
55
56 /* Source CORE_PLL for CORE_CLK */
57 clrsetbits_le32(priv->base + CMU_BUSCLK, CMU_CORECLK_MASK,
58 CMU_CORECLK_CPLL);
59
60 /* Source DEV_PLL for DEV_CLK */
61 setbits_le32(priv->base + CMU_DEVPLL, CMU_DEVPLL_CLK);
62
63 udelay(PLL_STABILITY_WAIT_US);
64}
65
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053066int owl_clk_enable(struct clk *clk)
67{
68 struct owl_clk_priv *priv = dev_get_priv(clk->dev);
Amit Singh Tomar8821be42020-04-19 19:28:30 +053069 enum owl_soc model = dev_get_driver_data(clk->dev);
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053070
71 switch (clk->id) {
Amit Singh Tomar7c8e84c2020-04-19 19:28:28 +053072 case CLK_UART5:
Amit Singh Tomar8821be42020-04-19 19:28:30 +053073 if (model != S900)
74 return -EINVAL;
75 /* Source HOSC for UART5 interface */
76 clrbits_le32(priv->base + CMU_UART5CLK, CMU_UARTCLK_SRC_DEVPLL);
77 /* Enable UART5 interface clock */
78 setbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART5);
79 break;
80 case CLK_UART3:
81 if (model != S700)
82 return -EINVAL;
83 /* Source HOSC for UART3 interface */
84 clrbits_le32(priv->base + CMU_UART3CLK, CMU_UARTCLK_SRC_DEVPLL);
85 /* Enable UART3 interface clock */
86 setbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART3);
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053087 break;
88 default:
Amit Singh Tomar8821be42020-04-19 19:28:30 +053089 return -EINVAL;
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053090 }
91
92 return 0;
93}
94
95int owl_clk_disable(struct clk *clk)
96{
97 struct owl_clk_priv *priv = dev_get_priv(clk->dev);
Amit Singh Tomar8821be42020-04-19 19:28:30 +053098 enum owl_soc model = dev_get_driver_data(clk->dev);
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +053099
100 switch (clk->id) {
Amit Singh Tomar7c8e84c2020-04-19 19:28:28 +0530101 case CLK_UART5:
Amit Singh Tomar8821be42020-04-19 19:28:30 +0530102 if (model != S900)
103 return -EINVAL;
104 /* Disable UART5 interface clock */
105 clrbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART5);
106 break;
107 case CLK_UART3:
108 if (model != S700)
109 return -EINVAL;
110 /* Disable UART3 interface clock */
111 clrbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART3);
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +0530112 break;
113 default:
Amit Singh Tomar8821be42020-04-19 19:28:30 +0530114 return -EINVAL;
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +0530115 }
116
117 return 0;
118}
119
120static int owl_clk_probe(struct udevice *dev)
121{
122 struct owl_clk_priv *priv = dev_get_priv(dev);
123
124 priv->base = dev_read_addr(dev);
125 if (priv->base == FDT_ADDR_T_NONE)
126 return -EINVAL;
127
128 /* setup necessary clocks */
129 owl_clk_init(priv);
130
131 return 0;
132}
133
Amit Singh Tomar8821be42020-04-19 19:28:30 +0530134static const struct clk_ops owl_clk_ops = {
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +0530135 .enable = owl_clk_enable,
136 .disable = owl_clk_disable,
137};
138
139static const struct udevice_id owl_clk_ids[] = {
Amit Singh Tomar8821be42020-04-19 19:28:30 +0530140#if defined(CONFIG_MACH_S900)
141 { .compatible = "actions,s900-cmu", .data = S900 },
142#elif defined(CONFIG_MACH_S700)
143 { .compatible = "actions,s700-cmu", .data = S700 },
144#endif
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +0530145 { }
146};
147
148U_BOOT_DRIVER(clk_owl) = {
Amit Singh Tomar8821be42020-04-19 19:28:30 +0530149 .name = "clk_owl",
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +0530150 .id = UCLASS_CLK,
151 .of_match = owl_clk_ids,
152 .ops = &owl_clk_ops,
153 .priv_auto_alloc_size = sizeof(struct owl_clk_priv),
154 .probe = owl_clk_probe,
Manivannan Sadhasivam91a85132018-06-14 23:38:35 +0530155};