blob: ccea2d5cb4248e9fb1c7f13978d2842984b83e1d [file] [log] [blame]
wdenkf8062712005-01-09 23:16:25 +00001/*
2 * armboot - Startup Code for OMP2420/ARM1136 CPU-core
3 *
wdenk2e405bf2005-01-10 00:01:04 +00004 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
wdenkf8062712005-01-09 23:16:25 +00005 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02006 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenkf8062712005-01-09 23:16:25 +00009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk2e405bf2005-01-10 00:01:04 +000022 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkf8062712005-01-09 23:16:25 +000023 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
Wolfgang Denk0191e472010-10-26 14:34:52 +020031#include <asm-offsets.h>
wdenkf8062712005-01-09 23:16:25 +000032#include <config.h>
33#include <version.h>
wdenkf8062712005-01-09 23:16:25 +000034.globl _start
wdenk2e405bf2005-01-10 00:01:04 +000035_start: b reset
Aneesh V552a3192011-07-13 05:11:07 +000036#ifdef CONFIG_SPL_BUILD
Kyungmin Park33174212008-01-17 16:43:25 +090037 ldr pc, _hang
38 ldr pc, _hang
39 ldr pc, _hang
40 ldr pc, _hang
41 ldr pc, _hang
42 ldr pc, _hang
43 ldr pc, _hang
44
45_hang:
46 .word do_hang
47 .word 0x12345678
48 .word 0x12345678
49 .word 0x12345678
50 .word 0x12345678
51 .word 0x12345678
52 .word 0x12345678
53 .word 0x12345678 /* now 16*4=64 */
54#else
wdenkf8062712005-01-09 23:16:25 +000055 ldr pc, _undefined_instruction
56 ldr pc, _software_interrupt
57 ldr pc, _prefetch_abort
58 ldr pc, _data_abort
59 ldr pc, _not_used
60 ldr pc, _irq
61 ldr pc, _fiq
62
wdenk2e405bf2005-01-10 00:01:04 +000063_undefined_instruction: .word undefined_instruction
wdenkf8062712005-01-09 23:16:25 +000064_software_interrupt: .word software_interrupt
65_prefetch_abort: .word prefetch_abort
66_data_abort: .word data_abort
67_not_used: .word not_used
68_irq: .word irq
69_fiq: .word fiq
wdenk2e405bf2005-01-10 00:01:04 +000070_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V552a3192011-07-13 05:11:07 +000071#endif /* CONFIG_SPL_BUILD */
wdenkf8062712005-01-09 23:16:25 +000072.global _end_vect
73_end_vect:
74
75 .balignl 16,0xdeadbeef
76/*
77 *************************************************************************
78 *
79 * Startup Code (reset vector)
80 *
81 * do important init only if we don't start from memory!
82 * setup Memory and board specific bits prior to relocation.
83 * relocate armboot to ram
84 * setup stack
85 *
86 *************************************************************************
87 */
88
Heiko Schocher504f87c2010-09-17 13:10:40 +020089.globl _TEXT_BASE
wdenkf8062712005-01-09 23:16:25 +000090_TEXT_BASE:
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000091#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
92 .word CONFIG_SPL_TEXT_BASE
93#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +020094 .word CONFIG_SYS_TEXT_BASE
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000095#endif
wdenkf8062712005-01-09 23:16:25 +000096
wdenkf8062712005-01-09 23:16:25 +000097/*
98 * These are defined in the board-specific linker script.
Heiko Schocher429ddf62010-10-13 07:57:14 +020099 * Subtracting _start from them lets the linker put their
100 * relative position in the executable instead of leaving
101 * them null.
wdenkf8062712005-01-09 23:16:25 +0000102 */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200103.globl _bss_start_ofs
104_bss_start_ofs:
105 .word __bss_start - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200106
Benoît Thébaudeau03bae032013-04-11 09:35:46 +0000107.globl _image_copy_end_ofs
Stefano Babicb913a3a2012-10-10 21:11:41 +0000108_image_copy_end_ofs:
Benoît Thébaudeau03bae032013-04-11 09:35:46 +0000109 .word __image_copy_end - _start
Stefano Babicb913a3a2012-10-10 21:11:41 +0000110
Heiko Schocher429ddf62010-10-13 07:57:14 +0200111.globl _bss_end_ofs
112_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +0000113 .word __bss_end - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200114
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000115.globl _end_ofs
116_end_ofs:
117 .word _end - _start
118
wdenkf8062712005-01-09 23:16:25 +0000119#ifdef CONFIG_USE_IRQ
120/* IRQ stack memory (calculated at run-time) */
121.globl IRQ_STACK_START
122IRQ_STACK_START:
123 .word 0x0badc0de
124
125/* IRQ stack memory (calculated at run-time) */
126.globl FIQ_STACK_START
127FIQ_STACK_START:
128 .word 0x0badc0de
129#endif
Heiko Schocher504f87c2010-09-17 13:10:40 +0200130
Heiko Schocher504f87c2010-09-17 13:10:40 +0200131/* IRQ stack memory (calculated at run-time) + 8 bytes */
132.globl IRQ_STACK_START_IN
133IRQ_STACK_START_IN:
134 .word 0x0badc0de
Heiko Schocher504f87c2010-09-17 13:10:40 +0200135
Heiko Schocher504f87c2010-09-17 13:10:40 +0200136/*
137 * the actual reset code
138 */
139
140reset:
141 /*
142 * set the cpu to SVC32 mode
143 */
144 mrs r0,cpsr
145 bic r0,r0,#0x1f
146 orr r0,r0,#0xd3
147 msr cpsr,r0
148
149#ifdef CONFIG_OMAP2420H4
150 /* Copy vectors to mask ROM indirect addr */
151 adr r0, _start /* r0 <- current position of code */
152 add r0, r0, #4 /* skip reset vector */
153 mov r2, #64 /* r2 <- size to copy */
154 add r2, r0, r2 /* r2 <- source end address */
155 mov r1, #SRAM_OFFSET0 /* build vect addr */
156 mov r3, #SRAM_OFFSET1
157 add r1, r1, r3
158 mov r3, #SRAM_OFFSET2
159 add r1, r1, r3
160next:
161 ldmia r0!, {r3-r10} /* copy from source address [r0] */
162 stmia r1!, {r3-r10} /* copy to target address [r1] */
163 cmp r0, r2 /* until source end address [r2] */
164 bne next /* loop until equal */
165 bl cpy_clk_code /* put dpll adjust code behind vectors */
166#endif
167 /* the mask ROM code should have PLL and others stable */
168#ifndef CONFIG_SKIP_LOWLEVEL_INIT
169 bl cpu_init_crit
170#endif
171
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000172 bl _main
Heiko Schocher504f87c2010-09-17 13:10:40 +0200173
174/*------------------------------------------------------------------------------*/
175
176/*
Benoît Thébaudeaua0436612013-04-11 09:35:53 +0000177 * void relocate_code(addr_moni)
Heiko Schocher504f87c2010-09-17 13:10:40 +0200178 *
Benoît Thébaudeau9039c102013-04-11 09:35:43 +0000179 * This function relocates the monitor code.
Heiko Schocher504f87c2010-09-17 13:10:40 +0200180 */
181 .globl relocate_code
182relocate_code:
Benoît Thébaudeaua0436612013-04-11 09:35:53 +0000183 mov r6, r0 /* save addr of destination */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200184
Heiko Schocher504f87c2010-09-17 13:10:40 +0200185 adr r0, _start
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000186 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000187 beq relocate_done /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100188 mov r1, r6 /* r1 <- scratch for copy_loop */
Stefano Babicb913a3a2012-10-10 21:11:41 +0000189 ldr r3, _image_copy_end_ofs
Heiko Schocher429ddf62010-10-13 07:57:14 +0200190 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200191
Heiko Schocher504f87c2010-09-17 13:10:40 +0200192copy_loop:
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000193 ldmia r0!, {r10-r11} /* copy from source address [r0] */
194 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200195 cmp r0, r2 /* until source end address [r2] */
196 blo copy_loop
Heiko Schocher504f87c2010-09-17 13:10:40 +0200197
Aneesh V552a3192011-07-13 05:11:07 +0000198#ifndef CONFIG_SPL_BUILD
Heiko Schocher429ddf62010-10-13 07:57:14 +0200199 /*
200 * fix .rel.dyn relocations
201 */
202 ldr r0, _TEXT_BASE /* r0 <- Text base */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200203 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
204 add r10, r10, r0 /* r10 <- sym table in FLASH */
205 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
206 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
207 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
208 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200209fixloop:
Gray Remlinea4b2c82010-10-24 16:18:31 +0100210 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
211 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200212 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100213 and r7, r1, #0xff
214 cmp r7, #23 /* relative fixup? */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200215 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100216 cmp r7, #2 /* absolute fixup? */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200217 beq fixabs
218 /* ignore unknown type of fixup */
219 b fixnext
220fixabs:
221 /* absolute fix: set location to (offset) symbol value */
222 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
223 add r1, r10, r1 /* r1 <- address of symbol in table */
224 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100225 add r1, r1, r9 /* r1 <- relocated sym addr */
Heiko Schocher429ddf62010-10-13 07:57:14 +0200226 b fixnext
227fixrel:
228 /* relative fix: increase location by offset */
229 ldr r1, [r0]
230 add r1, r1, r9
231fixnext:
232 str r1, [r0]
Gray Remlinea4b2c82010-10-24 16:18:31 +0100233 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher504f87c2010-09-17 13:10:40 +0200234 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200235 blo fixloop
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000236#endif
237
238relocate_done:
239
240 bx lr
241
242#ifndef CONFIG_SPL_BUILD
Stefano Babicb913a3a2012-10-10 21:11:41 +0000243
244_rel_dyn_start_ofs:
245 .word __rel_dyn_start - _start
246_rel_dyn_end_ofs:
247 .word __rel_dyn_end - _start
248_dynsym_start_ofs:
249 .word __dynsym_start - _start
Heiko Schocher504f87c2010-09-17 13:10:40 +0200250
Stefano Babicb913a3a2012-10-10 21:11:41 +0000251#endif
Heiko Schocher504f87c2010-09-17 13:10:40 +0200252
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000253 .globl c_runtime_cpu_setup
254c_runtime_cpu_setup:
wdenkf8062712005-01-09 23:16:25 +0000255
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000256 bx lr
Heiko Schocher429ddf62010-10-13 07:57:14 +0200257
wdenkf8062712005-01-09 23:16:25 +0000258/*
259 *************************************************************************
260 *
261 * CPU_init_critical registers
262 *
263 * setup important registers
264 * setup memory timing
265 *
266 *************************************************************************
267 */
Magnus Lilja4133f652009-06-13 20:50:01 +0200268#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkf8062712005-01-09 23:16:25 +0000269cpu_init_crit:
270 /*
271 * flush v4 I/D caches
272 */
273 mov r0, #0
George G. Davis15967892010-05-11 10:15:36 -0400274 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
275 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
wdenkf8062712005-01-09 23:16:25 +0000276
277 /*
278 * disable MMU stuff and caches
279 */
280 mrc p15, 0, r0, c1, c0, 0
281 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
282 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
283 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
wdenkf8062712005-01-09 23:16:25 +0000284 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
wdenkf8062712005-01-09 23:16:25 +0000285 mcr p15, 0, r0, c1, c0, 0
286
287 /*
wdenk2e405bf2005-01-10 00:01:04 +0000288 * Jump to board specific initialization... The Mask ROM will have already initialized
289 * basic memory. Go here to bump up clock rate and handle wake up conditions.
wdenkf8062712005-01-09 23:16:25 +0000290 */
wdenk2e405bf2005-01-10 00:01:04 +0000291 mov ip, lr /* persevere link reg across call */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200292 bl lowlevel_init /* go setup pll,mux,memory */
wdenk2e405bf2005-01-10 00:01:04 +0000293 mov lr, ip /* restore link */
294 mov pc, lr /* back to my caller */
Magnus Lilja4133f652009-06-13 20:50:01 +0200295#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Kyungmin Park33174212008-01-17 16:43:25 +0900296
Aneesh V552a3192011-07-13 05:11:07 +0000297#ifndef CONFIG_SPL_BUILD
wdenkf8062712005-01-09 23:16:25 +0000298/*
299 *************************************************************************
300 *
301 * Interrupt handling
302 *
303 *************************************************************************
304 */
305@
306@ IRQ stack frame.
307@
308#define S_FRAME_SIZE 72
309
310#define S_OLD_R0 68
311#define S_PSR 64
312#define S_PC 60
313#define S_LR 56
314#define S_SP 52
315
316#define S_IP 48
317#define S_FP 44
318#define S_R10 40
319#define S_R9 36
320#define S_R8 32
321#define S_R7 28
322#define S_R6 24
323#define S_R5 20
324#define S_R4 16
325#define S_R3 12
326#define S_R2 8
327#define S_R1 4
328#define S_R0 0
329
330#define MODE_SVC 0x13
331#define I_BIT 0x80
332
333/*
334 * use bad_save_user_regs for abort/prefetch/undef/swi ...
335 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
336 */
337
338 .macro bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000339 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
wdenkf8062712005-01-09 23:16:25 +0000340 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
341
Heiko Schocher504f87c2010-09-17 13:10:40 +0200342 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
wdenk2e405bf2005-01-10 00:01:04 +0000343 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
wdenkf8062712005-01-09 23:16:25 +0000344 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
345
346 add r5, sp, #S_SP
347 mov r1, lr
wdenk2e405bf2005-01-10 00:01:04 +0000348 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
349 mov r0, sp @ save current stack into r0 (param register)
wdenkf8062712005-01-09 23:16:25 +0000350 .endm
351
352 .macro irq_save_user_regs
353 sub sp, sp, #S_FRAME_SIZE
354 stmia sp, {r0 - r12} @ Calling r0-r12
wdenk2e405bf2005-01-10 00:01:04 +0000355 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
356 stmdb r8, {sp, lr}^ @ Calling SP, LR
357 str lr, [r8, #0] @ Save calling PC
358 mrs r6, spsr
359 str r6, [r8, #4] @ Save CPSR
360 str r0, [r8, #8] @ Save OLD_R0
wdenkf8062712005-01-09 23:16:25 +0000361 mov r0, sp
362 .endm
363
364 .macro irq_restore_user_regs
365 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
366 mov r0, r0
367 ldr lr, [sp, #S_PC] @ Get PC
368 add sp, sp, #S_FRAME_SIZE
369 subs pc, lr, #4 @ return & move spsr_svc into cpsr
370 .endm
371
372 .macro get_bad_stack
Heiko Schocher504f87c2010-09-17 13:10:40 +0200373 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenkf8062712005-01-09 23:16:25 +0000374
375 str lr, [r13] @ save caller lr in position 0 of saved stack
wdenk2e405bf2005-01-10 00:01:04 +0000376 mrs lr, spsr @ get the spsr
377 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenkf8062712005-01-09 23:16:25 +0000378
379 mov r13, #MODE_SVC @ prepare SVC-Mode
380 @ msr spsr_c, r13
wdenk2e405bf2005-01-10 00:01:04 +0000381 msr spsr, r13 @ switch modes, make sure moves will execute
382 mov lr, pc @ capture return pc
383 movs pc, lr @ jump to next instruction & switch modes.
wdenkf8062712005-01-09 23:16:25 +0000384 .endm
385
386 .macro get_bad_stack_swi
wdenk2e405bf2005-01-10 00:01:04 +0000387 sub r13, r13, #4 @ space on current stack for scratch reg.
388 str r0, [r13] @ save R0's value.
Heiko Schocher504f87c2010-09-17 13:10:40 +0200389 ldr r0, IRQ_STACK_START_IN @ get data regions start
wdenkf8062712005-01-09 23:16:25 +0000390 str lr, [r0] @ save caller lr in position 0 of saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000391 mrs lr, spsr @ get the spsr
wdenk2e405bf2005-01-10 00:01:04 +0000392 str lr, [r0, #4] @ save spsr in position 1 of saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000393 ldr lr, [r0] @ restore lr
wdenk2e405bf2005-01-10 00:01:04 +0000394 ldr r0, [r13] @ restore r0
395 add r13, r13, #4 @ pop stack entry
wdenkf8062712005-01-09 23:16:25 +0000396 .endm
397
398 .macro get_irq_stack @ setup IRQ stack
399 ldr sp, IRQ_STACK_START
400 .endm
401
402 .macro get_fiq_stack @ setup FIQ stack
403 ldr sp, FIQ_STACK_START
404 .endm
Aneesh V552a3192011-07-13 05:11:07 +0000405#endif /* CONFIG_SPL_BUILD */
wdenkf8062712005-01-09 23:16:25 +0000406
407/*
408 * exception handlers
409 */
Aneesh V552a3192011-07-13 05:11:07 +0000410#ifdef CONFIG_SPL_BUILD
Kyungmin Park33174212008-01-17 16:43:25 +0900411 .align 5
412do_hang:
413 ldr sp, _TEXT_BASE /* use 32 words about stack */
414 bl hang /* hang and never return */
Aneesh V552a3192011-07-13 05:11:07 +0000415#else /* !CONFIG_SPL_BUILD */
wdenk2e405bf2005-01-10 00:01:04 +0000416 .align 5
wdenkf8062712005-01-09 23:16:25 +0000417undefined_instruction:
418 get_bad_stack
419 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000420 bl do_undefined_instruction
wdenkf8062712005-01-09 23:16:25 +0000421
422 .align 5
423software_interrupt:
424 get_bad_stack_swi
425 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000426 bl do_software_interrupt
wdenkf8062712005-01-09 23:16:25 +0000427
428 .align 5
429prefetch_abort:
430 get_bad_stack
431 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000432 bl do_prefetch_abort
wdenkf8062712005-01-09 23:16:25 +0000433
434 .align 5
435data_abort:
436 get_bad_stack
437 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000438 bl do_data_abort
wdenkf8062712005-01-09 23:16:25 +0000439
440 .align 5
441not_used:
442 get_bad_stack
443 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000444 bl do_not_used
wdenkf8062712005-01-09 23:16:25 +0000445
446#ifdef CONFIG_USE_IRQ
447
448 .align 5
449irq:
450 get_irq_stack
451 irq_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000452 bl do_irq
wdenkf8062712005-01-09 23:16:25 +0000453 irq_restore_user_regs
454
455 .align 5
456fiq:
457 get_fiq_stack
458 /* someone ought to write a more effiction fiq_save_user_regs */
459 irq_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000460 bl do_fiq
wdenkf8062712005-01-09 23:16:25 +0000461 irq_restore_user_regs
462
463#else
464
465 .align 5
466irq:
467 get_bad_stack
468 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000469 bl do_irq
wdenkf8062712005-01-09 23:16:25 +0000470
471 .align 5
472fiq:
473 get_bad_stack
474 bad_save_user_regs
wdenk2e405bf2005-01-10 00:01:04 +0000475 bl do_fiq
wdenkf8062712005-01-09 23:16:25 +0000476
477#endif
478 .align 5
479.global arm1136_cache_flush
480arm1136_cache_flush:
Aneesh Vecee9c82011-06-16 23:30:48 +0000481#if !defined(CONFIG_SYS_ICACHE_OFF)
wdenkf8062712005-01-09 23:16:25 +0000482 mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
Heiko Schocher95965b92010-09-17 13:10:32 +0200483#endif
Aneesh Vecee9c82011-06-16 23:30:48 +0000484#if !defined(CONFIG_SYS_DCACHE_OFF)
Heiko Schocher95965b92010-09-17 13:10:32 +0200485 mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
486#endif
wdenkf8062712005-01-09 23:16:25 +0000487 mov pc, lr @ back to caller
Aneesh V552a3192011-07-13 05:11:07 +0000488#endif /* CONFIG_SPL_BUILD */