blob: f172db09173652dfb8ed9870c02930abe394edcb [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewf6afe722007-06-18 13:50:13 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewf6afe722007-06-18 13:50:13 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5329EVB_H
14#define _M5329EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liewf6afe722007-06-18 13:50:13 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewf6afe722007-06-18 13:50:13 -050022
TsiChung Liewf6afe722007-06-18 13:50:13 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liewf6afe722007-06-18 13:50:13 -050026
TsiChung Liewf6afe722007-06-18 13:50:13 -050027#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050028# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029# define CONFIG_SYS_DISCOVER_PHY
30# define CONFIG_SYS_RX_ETH_BUFFER 8
31# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
33# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liewf6afe722007-06-18 13:50:13 -050034# define FECDUPLEX FULL
35# define FECSPEED _100BASET
36# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
38# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liewf6afe722007-06-18 13:50:13 -050039# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liewf6afe722007-06-18 13:50:13 -050041#endif
42
TsiChung Liewf6afe722007-06-18 13:50:13 -050043#define CONFIG_MCFRTC
TsiChungLiew2e0aeef2007-07-05 22:39:07 -050044#undef RTC_DEBUG
TsiChung Liewf6afe722007-06-18 13:50:13 -050045
46/* Timer */
47#define CONFIG_MCFTMR
TsiChung Liewf6afe722007-06-18 13:50:13 -050048
TsiChungLiew876343b2007-08-05 04:11:20 -050049/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew876343b2007-08-05 04:11:20 -050051
TsiChungLiewaedd3d72007-08-15 15:39:17 -050052#define CONFIG_UDP_CHECKSUM
53
TsiChung Liewf6afe722007-06-18 13:50:13 -050054#ifdef CONFIG_MCFFEC
TsiChungLiew876343b2007-08-05 04:11:20 -050055# define CONFIG_IPADDR 192.162.1.2
56# define CONFIG_NETMASK 255.255.255.0
57# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050058# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewf6afe722007-06-18 13:50:13 -050059#endif /* FEC_ENET */
60
Mario Six790d8442018-03-28 14:38:20 +020061#define CONFIG_HOSTNAME "M5329EVB"
TsiChung Liewf6afe722007-06-18 13:50:13 -050062#define CONFIG_EXTRA_ENV_SETTINGS \
63 "netdev=eth0\0" \
64 "loadaddr=40010000\0" \
65 "u-boot=u-boot.bin\0" \
66 "load=tftp ${loadaddr) ${u-boot}\0" \
67 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080068 "prog=prot off 0 3ffff;" \
69 "era 0 3ffff;" \
TsiChung Liewf6afe722007-06-18 13:50:13 -050070 "cp.b ${loadaddr} 0 ${filesize};" \
71 "save\0" \
72 ""
73
TsiChungLiew876343b2007-08-05 04:11:20 -050074#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewf6afe722007-06-18 13:50:13 -050075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_CLK 80000000
77#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liewf6afe722007-06-18 13:50:13 -050078
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liewf6afe722007-06-18 13:50:13 -050080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiewec8468f2007-08-05 04:31:18 -050082
TsiChung Liewf6afe722007-06-18 13:50:13 -050083/*
84 * Low Level Configuration Settings
85 * (address mappings, register initial values, etc.)
86 * You should know what you are doing if you make changes here.
87 */
88/*-----------------------------------------------------------------------
89 * Definitions for initial stack pointer and data area (in DPRAM)
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020094#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liewf6afe722007-06-18 13:50:13 -050096
97/*-----------------------------------------------------------------------
98 * Start addresses for the final memory configuration
99 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_SDRAM_BASE 0x40000000
103#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
104#define CONFIG_SYS_SDRAM_CFG1 0x53722730
105#define CONFIG_SYS_SDRAM_CFG2 0x56670000
106#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
107#define CONFIG_SYS_SDRAM_EMOD 0x40010000
108#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liewf6afe722007-06-18 13:50:13 -0500109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
111#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChung Liewf6afe722007-06-18 13:50:13 -0500114
115/*
116 * For booting Linux, the board info and command line data
117 * have to be in the first 8 MB of memory, since this is
118 * the maximum mapped by the Linux kernel during initialization ??
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000121#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500122
123/*-----------------------------------------------------------------------
124 * FLASH organization
125 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
128# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
129# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
130# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500131#endif
132
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800133#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134# define CONFIG_SYS_MAX_NAND_DEVICE 1
135# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
136# define CONFIG_SYS_NAND_SIZE 1
137# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500138# define NAND_ALLOW_ERASE_ALL 1
139# define CONFIG_JFFS2_NAND 1
140# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewaedd3d72007-08-15 15:39:17 -0500142# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiewec8468f2007-08-05 04:31:18 -0500143#endif
144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liewf6afe722007-06-18 13:50:13 -0500146
147/* Configuration for environment
148 * Environment is embedded in u-boot in the second sector of the flash
149 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500150
angelo@sysam.it6312a952015-03-29 22:54:16 +0200151#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600152 . = DEFINED(env_offset) ? env_offset : .; \
153 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200154
TsiChung Liewf6afe722007-06-18 13:50:13 -0500155/*-----------------------------------------------------------------------
156 * Cache Configuration
157 */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500158
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600159#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200160 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600161#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200162 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600163#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
164#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
165 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
166 CF_ACR_EN | CF_ACR_SM_ALL)
167#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
168 CF_CACR_DCM_P)
169
TsiChung Liewf6afe722007-06-18 13:50:13 -0500170/*-----------------------------------------------------------------------
171 * Chipselect bank definitions
172 */
173/*
174 * CS0 - NOR Flash 1, 2, 4, or 8MB
175 * CS1 - CompactFlash and registers
176 * CS2 - NAND Flash 16, 32, or 64MB
177 * CS3 - Available
178 * CS4 - Available
179 * CS5 - Available
180 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_CS0_BASE 0
182#define CONFIG_SYS_CS0_MASK 0x007f0001
183#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liewf6afe722007-06-18 13:50:13 -0500184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_CS1_BASE 0x10000000
186#define CONFIG_SYS_CS1_MASK 0x001f0001
187#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liewf6afe722007-06-18 13:50:13 -0500188
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800189#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL5ac9ea62011-10-19 00:17:13 +0800191#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liewf6afe722007-06-18 13:50:13 -0500193#endif
194
TsiChung Liewf6afe722007-06-18 13:50:13 -0500195#endif /* _M5329EVB_H */