Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Toradex Colibri PXA270 configuration file |
| 4 | * |
| 5 | * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com> |
Marcel Ziswiler | d92dee5 | 2016-11-16 17:49:23 +0100 | [diff] [blame] | 6 | * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com> |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
Marcel Ziswiler | e40eaca | 2015-03-01 00:53:15 +0100 | [diff] [blame] | 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 11 | |
| 12 | /* |
| 13 | * High Level Board Configuration Options |
| 14 | */ |
Marek Vasut | 85cc88a | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 15 | #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */ |
Marcel Ziswiler | e40eaca | 2015-03-01 00:53:15 +0100 | [diff] [blame] | 16 | /* Avoid overwriting factory configuration block */ |
| 17 | #define CONFIG_BOARD_SIZE_LIMIT 0x40000 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 18 | |
Marcel Ziswiler | 3e2cb73 | 2015-08-16 04:16:35 +0200 | [diff] [blame] | 19 | /* We will never enable dcache because we have to setup MMU first */ |
| 20 | #define CONFIG_SYS_DCACHE_OFF |
| 21 | |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 22 | /* |
| 23 | * Environment settings |
| 24 | */ |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 25 | #define CONFIG_ENV_OVERWRITE |
| 26 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) |
| 27 | #define CONFIG_ARCH_CPU_INIT |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 28 | #define CONFIG_BOOTCOMMAND \ |
Marcel Ziswiler | 92f0d50 | 2015-03-01 00:53:16 +0100 | [diff] [blame] | 29 | "if fatload mmc 0 0xa0000000 uImage; then " \ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 30 | "bootm 0xa0000000; " \ |
| 31 | "fi; " \ |
| 32 | "if usb reset && fatload usb 0 0xa0000000 uImage; then " \ |
| 33 | "bootm 0xa0000000; " \ |
| 34 | "fi; " \ |
Marcel Ziswiler | 92f0d50 | 2015-03-01 00:53:16 +0100 | [diff] [blame] | 35 | "bootm 0xc0000;" |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 36 | #define CONFIG_TIMESTAMP |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 37 | #define CONFIG_CMDLINE_TAG |
| 38 | #define CONFIG_SETUP_MEMORY_TAGS |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 39 | |
| 40 | /* |
| 41 | * Serial Console Configuration |
| 42 | */ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * Bootloader Components Configuration |
| 46 | */ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 47 | |
Marcel Ziswiler | 99c5341 | 2015-08-16 04:16:36 +0200 | [diff] [blame] | 48 | /* I2C support */ |
| 49 | #ifdef CONFIG_SYS_I2C |
Marcel Ziswiler | 99c5341 | 2015-08-16 04:16:36 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_I2C_PXA |
| 51 | #define CONFIG_PXA_STD_I2C |
| 52 | #define CONFIG_PXA_PWR_I2C |
| 53 | #define CONFIG_SYS_I2C_SPEED 100000 |
| 54 | #endif |
| 55 | |
Marcel Ziswiler | 3e2cb73 | 2015-08-16 04:16:35 +0200 | [diff] [blame] | 56 | /* LCD support */ |
| 57 | #ifdef CONFIG_LCD |
| 58 | #define CONFIG_PXA_LCD |
| 59 | #define CONFIG_PXA_VGA |
Marcel Ziswiler | 3e2cb73 | 2015-08-16 04:16:35 +0200 | [diff] [blame] | 60 | #define CONFIG_LCD_LOGO |
| 61 | #endif |
| 62 | |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 63 | /* |
| 64 | * Networking Configuration |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 65 | */ |
| 66 | #ifdef CONFIG_CMD_NET |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 67 | |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 68 | #define CONFIG_DRIVER_DM9000 1 |
| 69 | #define CONFIG_DM9000_BASE 0x08000000 |
| 70 | #define DM9000_IO (CONFIG_DM9000_BASE) |
| 71 | #define DM9000_DATA (CONFIG_DM9000_BASE + 4) |
| 72 | #define CONFIG_NET_RETRY_COUNT 10 |
| 73 | |
| 74 | #define CONFIG_BOOTP_BOOTFILESIZE |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 75 | #endif |
| 76 | |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_DEVICE_NULLDEV 1 |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 78 | |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 79 | /* |
| 80 | * Clock Configuration |
| 81 | */ |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 82 | #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 83 | |
| 84 | /* |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 85 | * DRAM Map |
| 86 | */ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 87 | #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */ |
| 88 | #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */ |
| 89 | |
| 90 | #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */ |
| 91 | #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */ |
| 92 | |
| 93 | #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */ |
| 94 | #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */ |
| 95 | |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 96 | #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1 |
Marek Vasut | 62f66a5 | 2010-09-23 09:46:57 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 98 | #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000 |
Marek Vasut | 62f66a5 | 2010-09-23 09:46:57 +0200 | [diff] [blame] | 99 | |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 100 | /* |
| 101 | * NOR FLASH |
| 102 | */ |
| 103 | #ifdef CONFIG_CMD_FLASH |
| 104 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ |
Marcel Ziswiler | 7cc27c9 | 2015-08-16 04:16:34 +0200 | [diff] [blame] | 105 | #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */ |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 107 | |
Marcel Ziswiler | 7cc27c9 | 2015-08-16 04:16:34 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 109 | |
| 110 | #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255) |
| 111 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 112 | |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 113 | #define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ) |
| 114 | #define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ) |
Marcel Ziswiler | 7cc27c9 | 2015-08-16 04:16:34 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ) |
| 116 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ) |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 117 | #endif |
| 118 | |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 119 | #define CONFIG_SYS_MONITOR_BASE 0x0 |
Marcel Ziswiler | e40eaca | 2015-03-01 00:53:15 +0100 | [diff] [blame] | 120 | #define CONFIG_SYS_MONITOR_LEN 0x40000 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 121 | |
Marcel Ziswiler | e40eaca | 2015-03-01 00:53:15 +0100 | [diff] [blame] | 122 | /* Skip factory configuration block */ |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 123 | #define CONFIG_ENV_ADDR \ |
Marcel Ziswiler | e40eaca | 2015-03-01 00:53:15 +0100 | [diff] [blame] | 124 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000) |
Marek Vasut | e326a23 | 2011-11-26 07:15:36 +0100 | [diff] [blame] | 125 | #define CONFIG_ENV_SIZE 0x40000 |
| 126 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 127 | |
| 128 | /* |
| 129 | * GPIO settings |
| 130 | */ |
| 131 | #define CONFIG_SYS_GPSR0_VAL 0x00000000 |
| 132 | #define CONFIG_SYS_GPSR1_VAL 0x00020000 |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 133 | #define CONFIG_SYS_GPSR2_VAL 0x0002c000 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_GPSR3_VAL 0x00000000 |
| 135 | |
| 136 | #define CONFIG_SYS_GPCR0_VAL 0x00000000 |
| 137 | #define CONFIG_SYS_GPCR1_VAL 0x00000000 |
| 138 | #define CONFIG_SYS_GPCR2_VAL 0x00000000 |
| 139 | #define CONFIG_SYS_GPCR3_VAL 0x00000000 |
| 140 | |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 141 | #define CONFIG_SYS_GPDR0_VAL 0xc8008000 |
| 142 | #define CONFIG_SYS_GPDR1_VAL 0xfc02a981 |
| 143 | #define CONFIG_SYS_GPDR2_VAL 0x92c3ffff |
| 144 | #define CONFIG_SYS_GPDR3_VAL 0x0061e804 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 145 | |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 146 | #define CONFIG_SYS_GAFR0_L_VAL 0x80100000 |
| 147 | #define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010 |
| 148 | #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a |
| 149 | #define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008 |
| 150 | #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa |
| 151 | #define CONFIG_SYS_GAFR2_U_VAL 0x4109a002 |
| 152 | #define CONFIG_SYS_GAFR3_L_VAL 0x54000310 |
| 153 | #define CONFIG_SYS_GAFR3_U_VAL 0x00005401 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 154 | |
| 155 | #define CONFIG_SYS_PSSR_VAL 0x30 |
| 156 | |
| 157 | /* |
| 158 | * Clock settings |
| 159 | */ |
| 160 | #define CONFIG_SYS_CKEN 0x00500240 |
| 161 | #define CONFIG_SYS_CCCR 0x02000290 |
| 162 | |
| 163 | /* |
| 164 | * Memory settings |
| 165 | */ |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 166 | #define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2 |
| 167 | #define CONFIG_SYS_MSC1_VAL 0x9ee1f994 |
| 168 | #define CONFIG_SYS_MSC2_VAL 0x9ee19ee1 |
| 169 | #define CONFIG_SYS_MDCNFG_VAL 0x090009c9 |
| 170 | #define CONFIG_SYS_MDREFR_VAL 0x2003a031 |
| 171 | #define CONFIG_SYS_MDMRS_VAL 0x00220022 |
| 172 | #define CONFIG_SYS_FLYCNFG_VAL 0x00010001 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_SXCNFG_VAL 0x40044004 |
| 174 | |
| 175 | /* |
| 176 | * PCMCIA and CF Interfaces |
| 177 | */ |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 178 | #define CONFIG_SYS_MECR_VAL 0x00000000 |
| 179 | #define CONFIG_SYS_MCMEM0_VAL 0x00028307 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_MCMEM1_VAL 0x00014307 |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 181 | #define CONFIG_SYS_MCATT0_VAL 0x00038787 |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_MCATT1_VAL 0x0001c787 |
Marcel Ziswiler | be7f13c | 2015-03-01 00:53:19 +0100 | [diff] [blame] | 183 | #define CONFIG_SYS_MCIO0_VAL 0x0002830f |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_MCIO1_VAL 0x0001430f |
| 185 | |
Marek Vasut | cb4d337 | 2011-11-26 11:27:50 +0100 | [diff] [blame] | 186 | #include "pxa-common.h" |
Marek Vasut | 163551a | 2010-05-11 04:31:44 +0200 | [diff] [blame] | 187 | |
Marcel Ziswiler | e40eaca | 2015-03-01 00:53:15 +0100 | [diff] [blame] | 188 | #endif /* __CONFIG_H */ |