blob: 2a59b060351f6fec8a2f004e594937bcf904cf85 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lokesh Vutlafaa680f2013-07-30 11:36:27 +05302/*
3 * board.c
4 *
5 * Board functions for TI AM43XX based boards
6 *
7 * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
Lokesh Vutlafaa680f2013-07-30 11:36:27 +05308 */
9
10#include <common.h>
Alex Kiernan9c215492018-04-01 09:22:38 +000011#include <environment.h>
Sekhar Nori2ab3c492013-12-10 15:02:15 +053012#include <i2c.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090013#include <linux/errno.h>
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053014#include <spl.h>
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +053015#include <usb.h>
Madan Srinivas0b6dd122016-06-27 09:19:23 -050016#include <asm/omap_sec_common.h>
Lokesh Vutla85b59362013-07-30 11:36:29 +053017#include <asm/arch/clock.h>
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053018#include <asm/arch/sys_proto.h>
19#include <asm/arch/mux.h>
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053020#include <asm/arch/ddr_defs.h>
Lokesh Vutladd0037a2013-12-10 15:02:23 +053021#include <asm/arch/gpio.h>
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053022#include <asm/emif.h>
Semen Protsenkoa8cb0222017-06-02 18:00:00 +030023#include <asm/omap_common.h>
Nishanth Menon757a9a02016-02-24 12:30:56 -060024#include "../common/board_detect.h"
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053025#include "board.h"
Tom Rini60d2f6f2014-06-23 16:06:29 -040026#include <power/pmic.h>
Tom Rini500908a2014-06-05 11:15:30 -040027#include <power/tps65218.h>
Felipe Balbi3dcd6d82014-12-22 16:26:17 -060028#include <power/tps62362.h>
Mugunthan V Nc94f9542014-02-18 07:31:54 -050029#include <miiphy.h>
30#include <cpsw.h>
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +053031#include <linux/usb/gadget.h>
32#include <dwc3-uboot.h>
33#include <dwc3-omap-uboot.h>
34#include <ti-usb-phy-uboot.h>
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053035
36DECLARE_GLOBAL_DATA_PTR;
37
Mugunthan V Nc94f9542014-02-18 07:31:54 -050038static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
Mugunthan V Nc94f9542014-02-18 07:31:54 -050039
Sekhar Nori2ab3c492013-12-10 15:02:15 +053040/*
41 * Read header information from EEPROM into global structure.
42 */
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +053043#ifdef CONFIG_TI_I2C_BOARD_DETECT
44void do_board_detect(void)
Sekhar Nori2ab3c492013-12-10 15:02:15 +053045{
Simon Glass4df67572017-05-12 21:09:55 -060046 if (ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
47 CONFIG_EEPROM_CHIP_ADDRESS))
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +053048 printf("ti_i2c_eeprom_init failed\n");
Sekhar Nori2ab3c492013-12-10 15:02:15 +053049}
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +053050#endif
Sekhar Nori2ab3c492013-12-10 15:02:15 +053051
Sourav Poddar5248bba2014-05-19 16:53:37 -040052#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Lokesh Vutlafaa680f2013-07-30 11:36:27 +053053
Lokesh Vutla42c213a2013-12-10 15:02:20 +053054const struct dpll_params dpll_mpu[NUM_CRYSTAL_FREQ][NUM_OPPS] = {
55 { /* 19.2 MHz */
James Doublesin73756a82014-12-22 16:26:10 -060056 {125, 3, 2, -1, -1, -1, -1}, /* OPP 50 */
Lokesh Vutla42c213a2013-12-10 15:02:20 +053057 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
James Doublesin73756a82014-12-22 16:26:10 -060058 {125, 3, 1, -1, -1, -1, -1}, /* OPP 100 */
59 {150, 3, 1, -1, -1, -1, -1}, /* OPP 120 */
60 {125, 2, 1, -1, -1, -1, -1}, /* OPP TB */
61 {625, 11, 1, -1, -1, -1, -1} /* OPP NT */
Lokesh Vutla42c213a2013-12-10 15:02:20 +053062 },
63 { /* 24 MHz */
64 {300, 23, 1, -1, -1, -1, -1}, /* OPP 50 */
65 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
66 {600, 23, 1, -1, -1, -1, -1}, /* OPP 100 */
67 {720, 23, 1, -1, -1, -1, -1}, /* OPP 120 */
68 {800, 23, 1, -1, -1, -1, -1}, /* OPP TB */
69 {1000, 23, 1, -1, -1, -1, -1} /* OPP NT */
70 },
71 { /* 25 MHz */
72 {300, 24, 1, -1, -1, -1, -1}, /* OPP 50 */
73 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
74 {600, 24, 1, -1, -1, -1, -1}, /* OPP 100 */
75 {720, 24, 1, -1, -1, -1, -1}, /* OPP 120 */
76 {800, 24, 1, -1, -1, -1, -1}, /* OPP TB */
77 {1000, 24, 1, -1, -1, -1, -1} /* OPP NT */
78 },
79 { /* 26 MHz */
80 {300, 25, 1, -1, -1, -1, -1}, /* OPP 50 */
81 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
82 {600, 25, 1, -1, -1, -1, -1}, /* OPP 100 */
83 {720, 25, 1, -1, -1, -1, -1}, /* OPP 120 */
84 {800, 25, 1, -1, -1, -1, -1}, /* OPP TB */
85 {1000, 25, 1, -1, -1, -1, -1} /* OPP NT */
86 },
87};
88
89const struct dpll_params dpll_core[NUM_CRYSTAL_FREQ] = {
James Doublesin73756a82014-12-22 16:26:10 -060090 {625, 11, -1, -1, 10, 8, 4}, /* 19.2 MHz */
Lokesh Vutla42c213a2013-12-10 15:02:20 +053091 {1000, 23, -1, -1, 10, 8, 4}, /* 24 MHz */
92 {1000, 24, -1, -1, 10, 8, 4}, /* 25 MHz */
93 {1000, 25, -1, -1, 10, 8, 4} /* 26 MHz */
94};
95
96const struct dpll_params dpll_per[NUM_CRYSTAL_FREQ] = {
James Doublesin73756a82014-12-22 16:26:10 -060097 {400, 7, 5, -1, -1, -1, -1}, /* 19.2 MHz */
98 {400, 9, 5, -1, -1, -1, -1}, /* 24 MHz */
James Doublesin5fd8a6b2014-12-22 16:26:12 -060099 {384, 9, 5, -1, -1, -1, -1}, /* 25 MHz */
James Doublesin73756a82014-12-22 16:26:10 -0600100 {480, 12, 5, -1, -1, -1, -1} /* 26 MHz */
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530101};
102
James Doublesin73756a82014-12-22 16:26:10 -0600103const struct dpll_params epos_evm_dpll_ddr[NUM_CRYSTAL_FREQ] = {
104 {665, 47, 1, -1, 4, -1, -1}, /*19.2*/
105 {133, 11, 1, -1, 4, -1, -1}, /* 24 MHz */
106 {266, 24, 1, -1, 4, -1, -1}, /* 25 MHz */
107 {133, 12, 1, -1, 4, -1, -1} /* 26 MHz */
108};
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530109
110const struct dpll_params gp_evm_dpll_ddr = {
James Doublesin73756a82014-12-22 16:26:10 -0600111 50, 2, 1, -1, 2, -1, -1};
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530112
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600113static const struct dpll_params idk_dpll_ddr = {
114 400, 23, 1, -1, 2, -1, -1
115};
116
Tom Rinibe8d6352015-06-05 15:51:11 +0530117static const u32 ext_phy_ctrl_const_base_lpddr2[] = {
118 0x00500050,
119 0x00350035,
120 0x00350035,
121 0x00350035,
122 0x00350035,
123 0x00350035,
124 0x00000000,
125 0x00000000,
126 0x00000000,
127 0x00000000,
128 0x00000000,
129 0x00000000,
130 0x00000000,
131 0x00000000,
132 0x00000000,
133 0x00000000,
134 0x00000000,
135 0x00000000,
136 0x40001000,
137 0x08102040
138};
139
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530140const struct ctrl_ioregs ioregs_lpddr2 = {
141 .cm0ioctl = LPDDR2_ADDRCTRL_IOCTRL_VALUE,
142 .cm1ioctl = LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE,
143 .cm2ioctl = LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE,
144 .dt0ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
145 .dt1ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
146 .dt2ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
147 .dt3ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
148 .emif_sdram_config_ext = 0x1,
149};
150
151const struct emif_regs emif_regs_lpddr2 = {
152 .sdram_config = 0x808012BA,
153 .ref_ctrl = 0x0000040D,
154 .sdram_tim1 = 0xEA86B411,
155 .sdram_tim2 = 0x103A094A,
156 .sdram_tim3 = 0x0F6BA37F,
157 .read_idle_ctrl = 0x00050000,
158 .zq_config = 0x50074BE4,
159 .temp_alert_config = 0x0,
160 .emif_rd_wr_lvl_rmp_win = 0x0,
161 .emif_rd_wr_lvl_rmp_ctl = 0x0,
162 .emif_rd_wr_lvl_ctl = 0x0,
James Doublesin73756a82014-12-22 16:26:10 -0600163 .emif_ddr_phy_ctlr_1 = 0x0E284006,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500164 .emif_rd_wr_exec_thresh = 0x80000405,
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530165 .emif_ddr_ext_phy_ctrl_1 = 0x04010040,
166 .emif_ddr_ext_phy_ctrl_2 = 0x00500050,
167 .emif_ddr_ext_phy_ctrl_3 = 0x00500050,
168 .emif_ddr_ext_phy_ctrl_4 = 0x00500050,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500169 .emif_ddr_ext_phy_ctrl_5 = 0x00500050,
170 .emif_prio_class_serv_map = 0x80000001,
171 .emif_connect_id_serv_1_map = 0x80000094,
172 .emif_connect_id_serv_2_map = 0x00000000,
173 .emif_cos_config = 0x000FFFFF
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530174};
175
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530176const struct ctrl_ioregs ioregs_ddr3 = {
177 .cm0ioctl = DDR3_ADDRCTRL_IOCTRL_VALUE,
178 .cm1ioctl = DDR3_ADDRCTRL_WD0_IOCTRL_VALUE,
179 .cm2ioctl = DDR3_ADDRCTRL_WD1_IOCTRL_VALUE,
180 .dt0ioctl = DDR3_DATA0_IOCTRL_VALUE,
181 .dt1ioctl = DDR3_DATA0_IOCTRL_VALUE,
182 .dt2ioctrl = DDR3_DATA0_IOCTRL_VALUE,
183 .dt3ioctrl = DDR3_DATA0_IOCTRL_VALUE,
James Doublesin73756a82014-12-22 16:26:10 -0600184 .emif_sdram_config_ext = 0xc163,
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530185};
186
187const struct emif_regs ddr3_emif_regs_400Mhz = {
188 .sdram_config = 0x638413B2,
189 .ref_ctrl = 0x00000C30,
190 .sdram_tim1 = 0xEAAAD4DB,
191 .sdram_tim2 = 0x266B7FDA,
192 .sdram_tim3 = 0x107F8678,
193 .read_idle_ctrl = 0x00050000,
194 .zq_config = 0x50074BE4,
195 .temp_alert_config = 0x0,
Lokesh Vutla7854d3e2014-02-18 07:31:57 -0500196 .emif_ddr_phy_ctlr_1 = 0x0E004008,
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530197 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
198 .emif_ddr_ext_phy_ctrl_2 = 0x00400040,
199 .emif_ddr_ext_phy_ctrl_3 = 0x00400040,
200 .emif_ddr_ext_phy_ctrl_4 = 0x00400040,
201 .emif_ddr_ext_phy_ctrl_5 = 0x00400040,
202 .emif_rd_wr_lvl_rmp_win = 0x0,
203 .emif_rd_wr_lvl_rmp_ctl = 0x0,
204 .emif_rd_wr_lvl_ctl = 0x0,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500205 .emif_rd_wr_exec_thresh = 0x80000405,
206 .emif_prio_class_serv_map = 0x80000001,
207 .emif_connect_id_serv_1_map = 0x80000094,
208 .emif_connect_id_serv_2_map = 0x00000000,
209 .emif_cos_config = 0x000FFFFF
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530210};
211
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500212/* EMIF DDR3 Configurations are different for beta AM43X GP EVMs */
213const struct emif_regs ddr3_emif_regs_400Mhz_beta = {
214 .sdram_config = 0x638413B2,
215 .ref_ctrl = 0x00000C30,
216 .sdram_tim1 = 0xEAAAD4DB,
217 .sdram_tim2 = 0x266B7FDA,
218 .sdram_tim3 = 0x107F8678,
219 .read_idle_ctrl = 0x00050000,
220 .zq_config = 0x50074BE4,
221 .temp_alert_config = 0x0,
222 .emif_ddr_phy_ctlr_1 = 0x0E004008,
223 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
224 .emif_ddr_ext_phy_ctrl_2 = 0x00000065,
225 .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
226 .emif_ddr_ext_phy_ctrl_4 = 0x000000B5,
227 .emif_ddr_ext_phy_ctrl_5 = 0x000000E5,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500228 .emif_rd_wr_exec_thresh = 0x80000405,
229 .emif_prio_class_serv_map = 0x80000001,
230 .emif_connect_id_serv_1_map = 0x80000094,
231 .emif_connect_id_serv_2_map = 0x00000000,
232 .emif_cos_config = 0x000FFFFF
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500233};
234
235/* EMIF DDR3 Configurations are different for production AM43X GP EVMs */
236const struct emif_regs ddr3_emif_regs_400Mhz_production = {
237 .sdram_config = 0x638413B2,
238 .ref_ctrl = 0x00000C30,
239 .sdram_tim1 = 0xEAAAD4DB,
240 .sdram_tim2 = 0x266B7FDA,
241 .sdram_tim3 = 0x107F8678,
242 .read_idle_ctrl = 0x00050000,
243 .zq_config = 0x50074BE4,
244 .temp_alert_config = 0x0,
245 .emif_ddr_phy_ctlr_1 = 0x0E004008,
246 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
247 .emif_ddr_ext_phy_ctrl_2 = 0x00000066,
248 .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
249 .emif_ddr_ext_phy_ctrl_4 = 0x000000B9,
250 .emif_ddr_ext_phy_ctrl_5 = 0x000000E6,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500251 .emif_rd_wr_exec_thresh = 0x80000405,
252 .emif_prio_class_serv_map = 0x80000001,
253 .emif_connect_id_serv_1_map = 0x80000094,
254 .emif_connect_id_serv_2_map = 0x00000000,
255 .emif_cos_config = 0x000FFFFF
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500256};
257
Felipe Balbiccc6f842014-06-10 15:01:20 -0500258static const struct emif_regs ddr3_sk_emif_regs_400Mhz = {
259 .sdram_config = 0x638413b2,
260 .sdram_config2 = 0x00000000,
261 .ref_ctrl = 0x00000c30,
262 .sdram_tim1 = 0xeaaad4db,
263 .sdram_tim2 = 0x266b7fda,
264 .sdram_tim3 = 0x107f8678,
265 .read_idle_ctrl = 0x00050000,
266 .zq_config = 0x50074be4,
267 .temp_alert_config = 0x0,
268 .emif_ddr_phy_ctlr_1 = 0x0e084008,
269 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
270 .emif_ddr_ext_phy_ctrl_2 = 0x89,
271 .emif_ddr_ext_phy_ctrl_3 = 0x90,
272 .emif_ddr_ext_phy_ctrl_4 = 0x8e,
273 .emif_ddr_ext_phy_ctrl_5 = 0x8d,
274 .emif_rd_wr_lvl_rmp_win = 0x0,
275 .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
276 .emif_rd_wr_lvl_ctl = 0x00000000,
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500277 .emif_rd_wr_exec_thresh = 0x80000000,
278 .emif_prio_class_serv_map = 0x80000001,
279 .emif_connect_id_serv_1_map = 0x80000094,
280 .emif_connect_id_serv_2_map = 0x00000000,
281 .emif_cos_config = 0x000FFFFF
Felipe Balbiccc6f842014-06-10 15:01:20 -0500282};
283
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600284static const struct emif_regs ddr3_idk_emif_regs_400Mhz = {
285 .sdram_config = 0x61a11b32,
286 .sdram_config2 = 0x00000000,
287 .ref_ctrl = 0x00000c30,
288 .sdram_tim1 = 0xeaaad4db,
289 .sdram_tim2 = 0x266b7fda,
290 .sdram_tim3 = 0x107f8678,
291 .read_idle_ctrl = 0x00050000,
292 .zq_config = 0x50074be4,
293 .temp_alert_config = 0x00000000,
294 .emif_ddr_phy_ctlr_1 = 0x00008009,
295 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
296 .emif_ddr_ext_phy_ctrl_2 = 0x00000040,
297 .emif_ddr_ext_phy_ctrl_3 = 0x0000003e,
298 .emif_ddr_ext_phy_ctrl_4 = 0x00000051,
299 .emif_ddr_ext_phy_ctrl_5 = 0x00000051,
300 .emif_rd_wr_lvl_rmp_win = 0x00000000,
301 .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
302 .emif_rd_wr_lvl_ctl = 0x00000000,
303 .emif_rd_wr_exec_thresh = 0x00000405,
304 .emif_prio_class_serv_map = 0x00000000,
305 .emif_connect_id_serv_1_map = 0x00000000,
306 .emif_connect_id_serv_2_map = 0x00000000,
307 .emif_cos_config = 0x00ffffff
308};
309
Tom Rinibe8d6352015-06-05 15:51:11 +0530310void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size)
311{
312 if (board_is_eposevm()) {
313 *regs = ext_phy_ctrl_const_base_lpddr2;
314 *size = ARRAY_SIZE(ext_phy_ctrl_const_base_lpddr2);
315 }
316
317 return;
318}
319
James Doublesin73756a82014-12-22 16:26:10 -0600320const struct dpll_params *get_dpll_ddr_params(void)
321{
322 int ind = get_sys_clk_index();
323
324 if (board_is_eposevm())
325 return &epos_evm_dpll_ddr[ind];
Madan Srinivas36235022016-05-19 19:10:48 -0500326 else if (board_is_evm() || board_is_sk())
James Doublesin73756a82014-12-22 16:26:10 -0600327 return &gp_evm_dpll_ddr;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600328 else if (board_is_idk())
329 return &idk_dpll_ddr;
James Doublesin73756a82014-12-22 16:26:10 -0600330
Nishanth Menon757a9a02016-02-24 12:30:56 -0600331 printf(" Board '%s' not supported\n", board_ti_get_name());
James Doublesin73756a82014-12-22 16:26:10 -0600332 return NULL;
333}
334
335
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530336/*
337 * get_opp_offset:
338 * Returns the index for safest OPP of the device to boot.
339 * max_off: Index of the MAX OPP in DEV ATTRIBUTE register.
340 * min_off: Index of the MIN OPP in DEV ATTRIBUTE register.
341 * This data is read from dev_attribute register which is e-fused.
342 * A'1' in bit indicates OPP disabled and not available, a '0' indicates
343 * OPP available. Lowest OPP starts with min_off. So returning the
344 * bit with rightmost '0'.
345 */
346static int get_opp_offset(int max_off, int min_off)
347{
348 struct ctrl_stat *ctrl = (struct ctrl_stat *)CTRL_BASE;
Tom Rini99311d62014-06-05 11:15:27 -0400349 int opp, offset, i;
350
351 /* Bits 0:11 are defined to be the MPU_MAX_FREQ */
352 opp = readl(&ctrl->dev_attr) & ~0xFFFFF000;
Lokesh Vutla42c213a2013-12-10 15:02:20 +0530353
354 for (i = max_off; i >= min_off; i--) {
355 offset = opp & (1 << i);
356 if (!offset)
357 return i;
358 }
359
360 return min_off;
361}
362
363const struct dpll_params *get_dpll_mpu_params(void)
364{
365 int opp = get_opp_offset(DEV_ATTR_MAX_OFFSET, DEV_ATTR_MIN_OFFSET);
366 u32 ind = get_sys_clk_index();
367
368 return &dpll_mpu[ind][opp];
369}
370
371const struct dpll_params *get_dpll_core_params(void)
372{
373 int ind = get_sys_clk_index();
374
375 return &dpll_core[ind];
376}
377
378const struct dpll_params *get_dpll_per_params(void)
379{
380 int ind = get_sys_clk_index();
381
382 return &dpll_per[ind];
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530383}
384
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600385void scale_vcores_generic(u32 m)
Tom Rini500908a2014-06-05 11:15:30 -0400386{
Keerthy00344c42018-05-02 15:06:31 +0530387 int mpu_vdd, ddr_volt;
Tom Rini500908a2014-06-05 11:15:30 -0400388
389 if (i2c_probe(TPS65218_CHIP_PM))
390 return;
391
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600392 switch (m) {
Felipe Balbi7948d002014-12-22 16:26:13 -0600393 case 1000:
Tom Rini500908a2014-06-05 11:15:30 -0400394 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1330MV;
Felipe Balbi7948d002014-12-22 16:26:13 -0600395 break;
Felipe Balbicc8535c2014-12-22 16:26:15 -0600396 case 800:
397 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1260MV;
398 break;
399 case 720:
400 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1200MV;
401 break;
Felipe Balbi7948d002014-12-22 16:26:13 -0600402 case 600:
Tom Rini500908a2014-06-05 11:15:30 -0400403 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1100MV;
Felipe Balbi7948d002014-12-22 16:26:13 -0600404 break;
Felipe Balbicc8535c2014-12-22 16:26:15 -0600405 case 300:
406 mpu_vdd = TPS65218_DCDC_VOLT_SEL_0950MV;
407 break;
Felipe Balbi7948d002014-12-22 16:26:13 -0600408 default:
Tom Rini500908a2014-06-05 11:15:30 -0400409 puts("Unknown MPU clock, not scaling\n");
410 return;
411 }
412
413 /* Set DCDC1 (CORE) voltage to 1.1V */
414 if (tps65218_voltage_update(TPS65218_DCDC1,
415 TPS65218_DCDC_VOLT_SEL_1100MV)) {
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600416 printf("%s failure\n", __func__);
Tom Rini500908a2014-06-05 11:15:30 -0400417 return;
418 }
419
420 /* Set DCDC2 (MPU) voltage */
421 if (tps65218_voltage_update(TPS65218_DCDC2, mpu_vdd)) {
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600422 printf("%s failure\n", __func__);
Tom Rini500908a2014-06-05 11:15:30 -0400423 return;
424 }
Keerthy6417a732017-06-02 15:00:31 +0530425
Keerthy00344c42018-05-02 15:06:31 +0530426 if (board_is_eposevm())
427 ddr_volt = TPS65218_DCDC3_VOLT_SEL_1200MV;
428 else
429 ddr_volt = TPS65218_DCDC3_VOLT_SEL_1350MV;
430
Keerthy6417a732017-06-02 15:00:31 +0530431 /* Set DCDC3 (DDR) voltage */
Keerthy00344c42018-05-02 15:06:31 +0530432 if (tps65218_voltage_update(TPS65218_DCDC3, ddr_volt)) {
Keerthy6417a732017-06-02 15:00:31 +0530433 printf("%s failure\n", __func__);
434 return;
435 }
Tom Rini500908a2014-06-05 11:15:30 -0400436}
437
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600438void scale_vcores_idk(u32 m)
439{
440 int mpu_vdd;
441
442 if (i2c_probe(TPS62362_I2C_ADDR))
443 return;
444
445 switch (m) {
446 case 1000:
447 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
448 break;
449 case 800:
450 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1260MV;
451 break;
452 case 720:
453 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1200MV;
454 break;
455 case 600:
456 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1100MV;
457 break;
458 case 300:
459 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
460 break;
461 default:
462 puts("Unknown MPU clock, not scaling\n");
463 return;
464 }
465
466 /* Set VDD_MPU voltage */
467 if (tps62362_voltage_update(TPS62362_SET3, mpu_vdd)) {
468 printf("%s failure\n", __func__);
469 return;
470 }
471}
472
Nishanth Menon757a9a02016-02-24 12:30:56 -0600473void gpi2c_init(void)
474{
475 /* When needed to be invoked prior to BSS initialization */
476 static bool first_time = true;
477
478 if (first_time) {
479 enable_i2c0_pin_mux();
480 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED,
481 CONFIG_SYS_OMAP24_I2C_SLAVE);
482 first_time = false;
483 }
484}
485
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600486void scale_vcores(void)
487{
488 const struct dpll_params *mpu_params;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600489
Nishanth Menon757a9a02016-02-24 12:30:56 -0600490 /* Ensure I2C is initialized for PMIC configuration */
491 gpi2c_init();
492
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600493 /* Get the frequency */
494 mpu_params = get_dpll_mpu_params();
495
496 if (board_is_idk())
497 scale_vcores_idk(mpu_params->m);
498 else
499 scale_vcores_generic(mpu_params->m);
500}
501
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530502void set_uart_mux_conf(void)
503{
504 enable_uart0_pin_mux();
505}
506
507void set_mux_conf_regs(void)
508{
509 enable_board_pin_mux();
510}
511
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530512static void enable_vtt_regulator(void)
513{
514 u32 temp;
515
516 /* enable module */
Dave Gerlach00822ca2014-02-10 11:41:49 -0500517 writel(GPIO_CTRL_ENABLEMODULE, AM33XX_GPIO5_BASE + OMAP_GPIO_CTRL);
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530518
Dave Gerlach00822ca2014-02-10 11:41:49 -0500519 /* enable output for GPIO5_7 */
520 writel(GPIO_SETDATAOUT(7),
521 AM33XX_GPIO5_BASE + OMAP_GPIO_SETDATAOUT);
522 temp = readl(AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
523 temp = temp & ~(GPIO_OE_ENABLE(7));
524 writel(temp, AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530525}
526
Tero Kristo5d6acae2018-03-17 13:32:52 +0530527enum {
528 RTC_BOARD_EPOS = 1,
529 RTC_BOARD_EVM14,
530 RTC_BOARD_EVM12,
531 RTC_BOARD_GPEVM,
532 RTC_BOARD_SK,
533};
534
535/*
536 * In the rtc_only+DRR in self-refresh boot path we have the board type info
537 * in the rtc scratch pad register hence we bypass the costly i2c reads to
538 * eeprom and directly programthe board name string
539 */
540void rtc_only_update_board_type(u32 btype)
541{
542 const char *name = "";
543 const char *rev = "1.0";
544
545 switch (btype) {
546 case RTC_BOARD_EPOS:
547 name = "AM43EPOS";
548 break;
549 case RTC_BOARD_EVM14:
550 name = "AM43__GP";
551 rev = "1.4";
552 break;
553 case RTC_BOARD_EVM12:
554 name = "AM43__GP";
555 rev = "1.2";
556 break;
557 case RTC_BOARD_GPEVM:
558 name = "AM43__GP";
559 break;
560 case RTC_BOARD_SK:
561 name = "AM43__SK";
562 break;
563 }
564 ti_i2c_eeprom_am_set(name, rev);
565}
566
567u32 rtc_only_get_board_type(void)
568{
569 if (board_is_eposevm())
570 return RTC_BOARD_EPOS;
571 else if (board_is_evm_14_or_later())
572 return RTC_BOARD_EVM14;
573 else if (board_is_evm_12_or_later())
574 return RTC_BOARD_EVM12;
575 else if (board_is_gpevm())
576 return RTC_BOARD_GPEVM;
577 else if (board_is_sk())
578 return RTC_BOARD_SK;
579
580 return 0;
581}
582
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530583void sdram_init(void)
584{
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530585 /*
586 * EPOS EVM has 1GB LPDDR2 connected to EMIF.
587 * GP EMV has 1GB DDR3 connected to EMIF
588 * along with VTT regulator.
589 */
590 if (board_is_eposevm()) {
591 config_ddr(0, &ioregs_lpddr2, NULL, NULL, &emif_regs_lpddr2, 0);
Franklin S. Cooper Jrcc76fc42014-06-27 13:31:14 -0500592 } else if (board_is_evm_14_or_later()) {
593 enable_vtt_regulator();
594 config_ddr(0, &ioregs_ddr3, NULL, NULL,
595 &ddr3_emif_regs_400Mhz_production, 0);
596 } else if (board_is_evm_12_or_later()) {
597 enable_vtt_regulator();
598 config_ddr(0, &ioregs_ddr3, NULL, NULL,
599 &ddr3_emif_regs_400Mhz_beta, 0);
Madan Srinivas36235022016-05-19 19:10:48 -0500600 } else if (board_is_evm()) {
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530601 enable_vtt_regulator();
602 config_ddr(0, &ioregs_ddr3, NULL, NULL,
603 &ddr3_emif_regs_400Mhz, 0);
Felipe Balbiccc6f842014-06-10 15:01:20 -0500604 } else if (board_is_sk()) {
605 config_ddr(400, &ioregs_ddr3, NULL, NULL,
606 &ddr3_sk_emif_regs_400Mhz, 0);
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600607 } else if (board_is_idk()) {
608 config_ddr(400, &ioregs_ddr3, NULL, NULL,
609 &ddr3_idk_emif_regs_400Mhz, 0);
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530610 }
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530611}
612#endif
613
Tom Rini60d2f6f2014-06-23 16:06:29 -0400614/* setup board specific PMIC */
615int power_init_board(void)
616{
617 struct pmic *p;
618
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600619 if (board_is_idk()) {
620 power_tps62362_init(I2C_PMIC);
621 p = pmic_get("TPS62362");
622 if (p && !pmic_probe(p))
623 puts("PMIC: TPS62362\n");
624 } else {
625 power_tps65218_init(I2C_PMIC);
626 p = pmic_get("TPS65218_PMIC");
627 if (p && !pmic_probe(p))
628 puts("PMIC: TPS65218\n");
629 }
Tom Rini60d2f6f2014-06-23 16:06:29 -0400630
631 return 0;
632}
633
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530634int board_init(void)
635{
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500636 struct l3f_cfg_bwlimiter *bwlimiter = (struct l3f_cfg_bwlimiter *)L3F_CFG_BWLIMITER;
637 u32 mreqprio_0, mreqprio_1, modena_init0_bw_fractional,
638 modena_init0_bw_integer, modena_init0_watermark_0;
639
Lokesh Vutlab82e6e92013-12-10 15:02:12 +0530640 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
pekon gupta3eb6f862014-07-22 16:03:22 +0530641 gpmc_init();
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530642
Faiz Abbasd24bdf12018-01-19 15:32:48 +0530643 /*
644 * Call this to initialize *ctrl again
645 */
646 hw_data_init();
647
Cooper Jr., Franklindf25e352014-06-27 13:31:15 -0500648 /* Clear all important bits for DSS errata that may need to be tweaked*/
649 mreqprio_0 = readl(&cdev->mreqprio_0) & MREQPRIO_0_SAB_INIT1_MASK &
650 MREQPRIO_0_SAB_INIT0_MASK;
651
652 mreqprio_1 = readl(&cdev->mreqprio_1) & MREQPRIO_1_DSS_MASK;
653
654 modena_init0_bw_fractional = readl(&bwlimiter->modena_init0_bw_fractional) &
655 BW_LIMITER_BW_FRAC_MASK;
656
657 modena_init0_bw_integer = readl(&bwlimiter->modena_init0_bw_integer) &
658 BW_LIMITER_BW_INT_MASK;
659
660 modena_init0_watermark_0 = readl(&bwlimiter->modena_init0_watermark_0) &
661 BW_LIMITER_BW_WATERMARK_MASK;
662
663 /* Setting MReq Priority of the DSS*/
664 mreqprio_0 |= 0x77;
665
666 /*
667 * Set L3 Fast Configuration Register
668 * Limiting bandwith for ARM core to 700 MBPS
669 */
670 modena_init0_bw_fractional |= 0x10;
671 modena_init0_bw_integer |= 0x3;
672
673 writel(mreqprio_0, &cdev->mreqprio_0);
674 writel(mreqprio_1, &cdev->mreqprio_1);
675
676 writel(modena_init0_bw_fractional, &bwlimiter->modena_init0_bw_fractional);
677 writel(modena_init0_bw_integer, &bwlimiter->modena_init0_bw_integer);
678 writel(modena_init0_watermark_0, &bwlimiter->modena_init0_watermark_0);
679
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530680 return 0;
681}
682
683#ifdef CONFIG_BOARD_LATE_INIT
684int board_late_init(void)
685{
Sekhar Nori00dc07d2013-12-10 15:02:16 +0530686#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
Nishanth Menon757a9a02016-02-24 12:30:56 -0600687 set_board_info_env(NULL);
Lokesh Vutla1eb0f542016-11-29 11:58:03 +0530688
689 /*
690 * Default FIT boot on HS devices. Non FIT images are not allowed
691 * on HS devices.
692 */
693 if (get_device_type() == HS_DEVICE)
Simon Glass6a38e412017-08-03 12:22:09 -0600694 env_set("boot_fit", "1");
Sekhar Nori00dc07d2013-12-10 15:02:16 +0530695#endif
Lokesh Vutlafaa680f2013-07-30 11:36:27 +0530696 return 0;
697}
698#endif
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500699
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530700#ifdef CONFIG_USB_DWC3
701static struct dwc3_device usb_otg_ss1 = {
702 .maximum_speed = USB_SPEED_HIGH,
703 .base = USB_OTG_SS1_BASE,
704 .tx_fifo_resize = false,
705 .index = 0,
706};
707
708static struct dwc3_omap_device usb_otg_ss1_glue = {
709 .base = (void *)USB_OTG_SS1_GLUE_BASE,
710 .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530711 .index = 0,
712};
713
714static struct ti_usb_phy_device usb_phy1_device = {
715 .usb2_phy_power = (void *)USB2_PHY1_POWER,
716 .index = 0,
717};
718
719static struct dwc3_device usb_otg_ss2 = {
720 .maximum_speed = USB_SPEED_HIGH,
721 .base = USB_OTG_SS2_BASE,
722 .tx_fifo_resize = false,
723 .index = 1,
724};
725
726static struct dwc3_omap_device usb_otg_ss2_glue = {
727 .base = (void *)USB_OTG_SS2_GLUE_BASE,
728 .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530729 .index = 1,
730};
731
732static struct ti_usb_phy_device usb_phy2_device = {
733 .usb2_phy_power = (void *)USB2_PHY2_POWER,
734 .index = 1,
735};
736
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300737int usb_gadget_handle_interrupts(int index)
738{
739 u32 status;
740
741 status = dwc3_omap_uboot_interrupt_status(index);
742 if (status)
743 dwc3_uboot_handle_interrupt(index);
744
745 return 0;
746}
747#endif /* CONFIG_USB_DWC3 */
748
749#if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
Faiz Abbas29836a92018-02-15 17:12:11 +0530750int board_usb_init(int index, enum usb_init_type init)
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530751{
Kishon Vijay Abraham I831bcba2015-08-19 16:16:27 +0530752 enable_usb_clocks(index);
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300753#ifdef CONFIG_USB_DWC3
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530754 switch (index) {
755 case 0:
756 if (init == USB_INIT_DEVICE) {
757 usb_otg_ss1.dr_mode = USB_DR_MODE_PERIPHERAL;
758 usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300759 dwc3_omap_uboot_init(&usb_otg_ss1_glue);
760 ti_usb_phy_uboot_init(&usb_phy1_device);
761 dwc3_uboot_init(&usb_otg_ss1);
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530762 }
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530763 break;
764 case 1:
765 if (init == USB_INIT_DEVICE) {
766 usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
767 usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300768 ti_usb_phy_uboot_init(&usb_phy2_device);
769 dwc3_omap_uboot_init(&usb_otg_ss2_glue);
770 dwc3_uboot_init(&usb_otg_ss2);
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530771 }
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530772 break;
773 default:
774 printf("Invalid Controller Index\n");
775 }
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300776#endif
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530777
778 return 0;
779}
780
Faiz Abbas29836a92018-02-15 17:12:11 +0530781int board_usb_cleanup(int index, enum usb_init_type init)
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530782{
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300783#ifdef CONFIG_USB_DWC3
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530784 switch (index) {
785 case 0:
786 case 1:
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300787 if (init == USB_INIT_DEVICE) {
788 ti_usb_phy_uboot_exit(index);
789 dwc3_uboot_exit(index);
790 dwc3_omap_uboot_exit(index);
791 }
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530792 break;
793 default:
794 printf("Invalid Controller Index\n");
795 }
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300796#endif
Kishon Vijay Abraham I831bcba2015-08-19 16:16:27 +0530797 disable_usb_clocks(index);
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530798
799 return 0;
800}
Roger Quadrosaeb92b92016-05-23 17:37:48 +0300801#endif /* defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP) */
Kishon Vijay Abraham I08ff0fd2015-02-23 18:40:21 +0530802
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500803#ifdef CONFIG_DRIVER_TI_CPSW
804
805static void cpsw_control(int enabled)
806{
807 /* Additional controls can be added here */
808 return;
809}
810
811static struct cpsw_slave_data cpsw_slaves[] = {
812 {
813 .slave_reg_ofs = 0x208,
814 .sliver_reg_ofs = 0xd80,
815 .phy_addr = 16,
816 },
817 {
818 .slave_reg_ofs = 0x308,
819 .sliver_reg_ofs = 0xdc0,
820 .phy_addr = 1,
821 },
822};
823
824static struct cpsw_platform_data cpsw_data = {
825 .mdio_base = CPSW_MDIO_BASE,
826 .cpsw_base = CPSW_BASE,
827 .mdio_div = 0xff,
828 .channels = 8,
829 .cpdma_reg_ofs = 0x800,
830 .slaves = 1,
831 .slave_data = cpsw_slaves,
832 .ale_reg_ofs = 0xd00,
833 .ale_entries = 1024,
834 .host_port_reg_ofs = 0x108,
835 .hw_stats_reg_ofs = 0x900,
836 .bd_ram_ofs = 0x2000,
837 .mac_control = (1 << 5),
838 .control = cpsw_control,
839 .host_port_num = 0,
840 .version = CPSW_CTRL_VERSION_2,
841};
842
843int board_eth_init(bd_t *bis)
844{
845 int rv;
846 uint8_t mac_addr[6];
847 uint32_t mac_hi, mac_lo;
848
849 /* try reading mac address from efuse */
850 mac_lo = readl(&cdev->macid0l);
851 mac_hi = readl(&cdev->macid0h);
852 mac_addr[0] = mac_hi & 0xFF;
853 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
854 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
855 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
856 mac_addr[4] = mac_lo & 0xFF;
857 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
858
Simon Glass64b723f2017-08-03 12:22:12 -0600859 if (!env_get("ethaddr")) {
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500860 puts("<ethaddr> not set. Validating first E-fuse MAC\n");
Joe Hershberger8ecdbed2015-04-08 01:41:04 -0500861 if (is_valid_ethaddr(mac_addr))
Simon Glass8551d552017-08-03 12:22:11 -0600862 eth_env_set_enetaddr("ethaddr", mac_addr);
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500863 }
864
865 mac_lo = readl(&cdev->macid1l);
866 mac_hi = readl(&cdev->macid1h);
867 mac_addr[0] = mac_hi & 0xFF;
868 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
869 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
870 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
871 mac_addr[4] = mac_lo & 0xFF;
872 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
873
Simon Glass64b723f2017-08-03 12:22:12 -0600874 if (!env_get("eth1addr")) {
Joe Hershberger8ecdbed2015-04-08 01:41:04 -0500875 if (is_valid_ethaddr(mac_addr))
Simon Glass8551d552017-08-03 12:22:11 -0600876 eth_env_set_enetaddr("eth1addr", mac_addr);
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500877 }
878
879 if (board_is_eposevm()) {
880 writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
881 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
882 cpsw_slaves[0].phy_addr = 16;
Felipe Balbie3d0b692014-06-10 15:01:21 -0500883 } else if (board_is_sk()) {
884 writel(RGMII_MODE_ENABLE, &cdev->miisel);
885 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
886 cpsw_slaves[0].phy_addr = 4;
887 cpsw_slaves[1].phy_addr = 5;
Felipe Balbi3dcd6d82014-12-22 16:26:17 -0600888 } else if (board_is_idk()) {
889 writel(RGMII_MODE_ENABLE, &cdev->miisel);
890 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
891 cpsw_slaves[0].phy_addr = 0;
Mugunthan V Nc94f9542014-02-18 07:31:54 -0500892 } else {
893 writel(RGMII_MODE_ENABLE, &cdev->miisel);
894 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
895 cpsw_slaves[0].phy_addr = 0;
896 }
897
898 rv = cpsw_register(&cpsw_data);
899 if (rv < 0)
900 printf("Error %d registering CPSW switch\n", rv);
901
902 return rv;
903}
904#endif
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530905
Andrew F. Davisc73b3992017-07-10 14:45:54 -0500906#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
907int ft_board_setup(void *blob, bd_t *bd)
908{
909 ft_cpu_setup(blob, bd);
910
911 return 0;
912}
913#endif
914
Vignesh R5a1880b2018-03-26 13:27:01 +0530915#if defined(CONFIG_SPL_LOAD_FIT) || defined(CONFIG_DTB_RESELECT)
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530916int board_fit_config_name_match(const char *name)
917{
Vignesh R5a1880b2018-03-26 13:27:01 +0530918 bool eeprom_read = board_ti_was_eeprom_read();
919
920 if (!strcmp(name, "am4372-generic") && !eeprom_read)
921 return 0;
922 else if (board_is_evm() && !strcmp(name, "am437x-gp-evm"))
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530923 return 0;
924 else if (board_is_sk() && !strcmp(name, "am437x-sk-evm"))
925 return 0;
Lokesh Vutla67fb6e02016-05-16 11:11:17 +0530926 else if (board_is_eposevm() && !strcmp(name, "am43x-epos-evm"))
927 return 0;
Lokesh Vutlab64e0562016-05-16 11:11:18 +0530928 else if (board_is_idk() && !strcmp(name, "am437x-idk-evm"))
929 return 0;
Lokesh Vutlabb30b192016-05-16 11:11:15 +0530930 else
931 return -1;
932}
933#endif
Madan Srinivas0b6dd122016-06-27 09:19:23 -0500934
Vignesh R5a1880b2018-03-26 13:27:01 +0530935#ifdef CONFIG_DTB_RESELECT
936int embedded_dtb_select(void)
937{
938 do_board_detect();
939 fdtdec_setup();
940
941 return 0;
942}
943#endif
944
Madan Srinivas0b6dd122016-06-27 09:19:23 -0500945#ifdef CONFIG_TI_SECURE_DEVICE
946void board_fit_image_post_process(void **p_image, size_t *p_size)
947{
948 secure_boot_verify_image(p_image, p_size);
949}
Andrew F. Davis54523262017-07-10 14:45:53 -0500950
951void board_tee_image_process(ulong tee_image, size_t tee_size)
952{
953 secure_tee_install((u32)tee_image);
954}
955
956U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, board_tee_image_process);
Madan Srinivas0b6dd122016-06-27 09:19:23 -0500957#endif