Kongyang Liu | ad9c143 | 2024-12-15 13:02:41 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
| 2 | /* |
| 3 | * Copyright (c) 2024, Kongyang Liu <seashell11234455@gmail.com> |
| 4 | */ |
| 5 | |
| 6 | #include <asm/global_data.h> |
| 7 | #include <config.h> |
| 8 | #include <fdt_support.h> |
| 9 | #include <linux/sizes.h> |
| 10 | |
| 11 | DECLARE_GLOBAL_DATA_PTR; |
| 12 | |
| 13 | int dram_init(void) |
| 14 | { |
| 15 | gd->ram_base = CFG_SYS_SDRAM_BASE; |
| 16 | /* TODO get ram size from ddr controller */ |
| 17 | gd->ram_size = SZ_4G; |
| 18 | return 0; |
| 19 | } |
| 20 | |
| 21 | int dram_init_banksize(void) |
| 22 | { |
| 23 | gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE; |
| 24 | gd->bd->bi_dram[0].size = min_t(phys_size_t, gd->ram_size, SZ_2G); |
| 25 | |
| 26 | if (gd->ram_size > SZ_2G && CONFIG_NR_DRAM_BANKS > 1) { |
| 27 | gd->bd->bi_dram[1].start = 0x100000000; |
| 28 | gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G; |
| 29 | } |
| 30 | |
| 31 | return 0; |
| 32 | } |
| 33 | |
| 34 | phys_addr_t board_get_usable_ram_top(phys_size_t total_size) |
| 35 | { |
| 36 | if (gd->ram_size > SZ_2G) |
| 37 | return SZ_2G; |
| 38 | |
| 39 | return gd->ram_size; |
| 40 | } |
| 41 | |
| 42 | int ft_board_setup(void *blob, struct bd_info *bd) |
| 43 | { |
| 44 | u64 start[CONFIG_NR_DRAM_BANKS]; |
| 45 | u64 size[CONFIG_NR_DRAM_BANKS]; |
| 46 | int i; |
| 47 | |
| 48 | for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { |
| 49 | start[i] = gd->bd->bi_dram[i].start; |
| 50 | size[i] = gd->bd->bi_dram[i].size; |
| 51 | } |
| 52 | |
| 53 | return fdt_fixup_memory_banks(blob, start, size, CONFIG_NR_DRAM_BANKS); |
| 54 | } |