Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2016 Rockchip Electronics Co., Ltd |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
Simon Glass | 2dc9c34 | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 7 | #include <fdt_support.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 8 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 9 | #include <log.h> |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 10 | #include <spl.h> |
Kever Yang | 9fbe17c | 2019-03-28 11:01:23 +0800 | [diff] [blame] | 11 | #include <spl_gpio.h> |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 12 | #include <syscon.h> |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 13 | #include <asm/armv8/mmu.h> |
Kever Yang | f3ea046 | 2016-10-07 15:56:16 +0800 | [diff] [blame] | 14 | #include <asm/io.h> |
Kever Yang | 243c0d3 | 2019-07-22 19:59:40 +0800 | [diff] [blame] | 15 | #include <asm/arch-rockchip/bootrom.h> |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 16 | #include <asm/arch-rockchip/clock.h> |
Quentin Schulz | 65e713f | 2022-07-22 11:30:14 +0200 | [diff] [blame] | 17 | #include <asm/arch-rockchip/cru.h> |
Philipp Tomsich | c3ee462 | 2019-04-29 19:05:26 +0200 | [diff] [blame] | 18 | #include <asm/arch-rockchip/gpio.h> |
Kever Yang | 91379d9 | 2019-03-29 09:09:06 +0800 | [diff] [blame] | 19 | #include <asm/arch-rockchip/grf_rk3399.h> |
Kever Yang | 9fbe17c | 2019-03-28 11:01:23 +0800 | [diff] [blame] | 20 | #include <asm/arch-rockchip/hardware.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 21 | #include <linux/bitops.h> |
Simon Glass | bdd5f81 | 2023-09-14 18:21:46 -0600 | [diff] [blame] | 22 | #include <linux/printk.h> |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 23 | #include <power/regulator.h> |
Kever Yang | f3ea046 | 2016-10-07 15:56:16 +0800 | [diff] [blame] | 24 | |
| 25 | #define GRF_EMMCCORE_CON11 0xff77f02c |
Kever Yang | 91379d9 | 2019-03-29 09:09:06 +0800 | [diff] [blame] | 26 | #define GRF_BASE 0xff770000 |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 27 | |
Kever Yang | 243c0d3 | 2019-07-22 19:59:40 +0800 | [diff] [blame] | 28 | const char * const boot_devices[BROM_LAST_BOOTSOURCE + 1] = { |
Quentin Schulz | f2da9d6 | 2022-07-11 16:15:33 +0200 | [diff] [blame] | 29 | [BROM_BOOTSOURCE_EMMC] = "/mmc@fe330000", |
Artem Lapkin | 103a166 | 2021-05-26 17:32:27 +0800 | [diff] [blame] | 30 | [BROM_BOOTSOURCE_SPINOR] = "/spi@ff1d0000/flash@0", |
Jagan Teki | 95b2b3e | 2020-05-24 20:26:18 +0530 | [diff] [blame] | 31 | [BROM_BOOTSOURCE_SD] = "/mmc@fe320000", |
Kever Yang | 243c0d3 | 2019-07-22 19:59:40 +0800 | [diff] [blame] | 32 | }; |
| 33 | |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 34 | static struct mm_region rk3399_mem_map[] = { |
| 35 | { |
| 36 | .virt = 0x0UL, |
| 37 | .phys = 0x0UL, |
Kever Yang | da77e49 | 2017-04-17 16:42:44 +0800 | [diff] [blame] | 38 | .size = 0xf8000000UL, |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 39 | .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| 40 | PTE_BLOCK_INNER_SHARE |
| 41 | }, { |
Kever Yang | da77e49 | 2017-04-17 16:42:44 +0800 | [diff] [blame] | 42 | .virt = 0xf8000000UL, |
| 43 | .phys = 0xf8000000UL, |
| 44 | .size = 0x08000000UL, |
Kever Yang | 0d3d783 | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 45 | .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| 46 | PTE_BLOCK_NON_SHARE | |
| 47 | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
| 48 | }, { |
| 49 | /* List terminator */ |
| 50 | 0, |
| 51 | } |
| 52 | }; |
| 53 | |
| 54 | struct mm_region *mem_map = rk3399_mem_map; |
Kever Yang | f3ea046 | 2016-10-07 15:56:16 +0800 | [diff] [blame] | 55 | |
Kever Yang | e937a99 | 2019-07-09 22:05:59 +0800 | [diff] [blame] | 56 | #ifdef CONFIG_SPL_BUILD |
| 57 | |
| 58 | #define TIMER_END_COUNT_L 0x00 |
| 59 | #define TIMER_END_COUNT_H 0x04 |
| 60 | #define TIMER_INIT_COUNT_L 0x10 |
| 61 | #define TIMER_INIT_COUNT_H 0x14 |
| 62 | #define TIMER_CONTROL_REG 0x1c |
| 63 | |
| 64 | #define TIMER_EN 0x1 |
| 65 | #define TIMER_FMODE BIT(0) |
| 66 | #define TIMER_RMODE BIT(1) |
| 67 | |
| 68 | void rockchip_stimer_init(void) |
| 69 | { |
| 70 | /* If Timer already enabled, don't re-init it */ |
| 71 | u32 reg = readl(CONFIG_ROCKCHIP_STIMER_BASE + TIMER_CONTROL_REG); |
| 72 | |
| 73 | if (reg & TIMER_EN) |
| 74 | return; |
| 75 | |
| 76 | writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_END_COUNT_L); |
| 77 | writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_END_COUNT_H); |
| 78 | writel(0, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_INIT_COUNT_L); |
| 79 | writel(0, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_INIT_COUNT_H); |
| 80 | writel(TIMER_EN | TIMER_FMODE, CONFIG_ROCKCHIP_STIMER_BASE + \ |
| 81 | TIMER_CONTROL_REG); |
| 82 | } |
| 83 | #endif |
| 84 | |
Kever Yang | f3ea046 | 2016-10-07 15:56:16 +0800 | [diff] [blame] | 85 | int arch_cpu_init(void) |
| 86 | { |
Kever Yang | f3ea046 | 2016-10-07 15:56:16 +0800 | [diff] [blame] | 87 | |
Kever Yang | beb3073 | 2019-07-22 19:59:38 +0800 | [diff] [blame] | 88 | #ifdef CONFIG_SPL_BUILD |
| 89 | struct rk3399_pmusgrf_regs *sgrf; |
| 90 | struct rk3399_grf_regs *grf; |
| 91 | |
| 92 | /* |
| 93 | * Disable DDR and SRAM security regions. |
| 94 | * |
| 95 | * As we are entered from the BootROM, the region from |
| 96 | * 0x0 through 0xfffff (i.e. the first MB of memory) will |
| 97 | * be protected. This will cause issues with the DW_MMC |
| 98 | * driver, which tries to DMA from/to the stack (likely) |
| 99 | * located in this range. |
| 100 | */ |
| 101 | sgrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUSGRF); |
| 102 | rk_clrsetreg(&sgrf->ddr_rgn_con[16], 0x1ff, 0); |
| 103 | rk_clrreg(&sgrf->slv_secure_con4, 0x2000); |
| 104 | |
| 105 | /* eMMC clock generator: disable the clock multipilier */ |
| 106 | grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); |
Kever Yang | 91379d9 | 2019-03-29 09:09:06 +0800 | [diff] [blame] | 107 | rk_clrreg(&grf->emmccore_con[11], 0x0ff); |
Kever Yang | beb3073 | 2019-07-22 19:59:38 +0800 | [diff] [blame] | 108 | #endif |
Kever Yang | f3ea046 | 2016-10-07 15:56:16 +0800 | [diff] [blame] | 109 | |
| 110 | return 0; |
| 111 | } |
Kever Yang | 0f7c824 | 2019-03-29 09:09:07 +0800 | [diff] [blame] | 112 | |
| 113 | #ifdef CONFIG_DEBUG_UART_BOARD_INIT |
| 114 | void board_debug_uart_init(void) |
| 115 | { |
| 116 | #define GRF_BASE 0xff770000 |
| 117 | #define GPIO0_BASE 0xff720000 |
| 118 | #define PMUGRF_BASE 0xff320000 |
| 119 | struct rk3399_grf_regs * const grf = (void *)GRF_BASE; |
Kever Yang | 0f7c824 | 2019-03-29 09:09:07 +0800 | [diff] [blame] | 120 | |
| 121 | #if defined(CONFIG_DEBUG_UART_BASE) && (CONFIG_DEBUG_UART_BASE == 0xff180000) |
| 122 | /* Enable early UART0 on the RK3399 */ |
| 123 | rk_clrsetreg(&grf->gpio2c_iomux, |
| 124 | GRF_GPIO2C0_SEL_MASK, |
| 125 | GRF_UART0BT_SIN << GRF_GPIO2C0_SEL_SHIFT); |
| 126 | rk_clrsetreg(&grf->gpio2c_iomux, |
| 127 | GRF_GPIO2C1_SEL_MASK, |
| 128 | GRF_UART0BT_SOUT << GRF_GPIO2C1_SEL_SHIFT); |
Christoph Muellner | fca4476 | 2019-05-07 10:58:43 +0200 | [diff] [blame] | 129 | #elif defined(CONFIG_DEBUG_UART_BASE) && (CONFIG_DEBUG_UART_BASE == 0xff1B0000) |
| 130 | /* Enable early UART3 on the RK3399 */ |
| 131 | rk_clrsetreg(&grf->gpio3b_iomux, |
| 132 | GRF_GPIO3B6_SEL_MASK, |
| 133 | GRF_UART3_SIN << GRF_GPIO3B6_SEL_SHIFT); |
| 134 | rk_clrsetreg(&grf->gpio3b_iomux, |
| 135 | GRF_GPIO3B7_SEL_MASK, |
| 136 | GRF_UART3_SOUT << GRF_GPIO3B7_SEL_SHIFT); |
Kever Yang | 0f7c824 | 2019-03-29 09:09:07 +0800 | [diff] [blame] | 137 | #else |
Simon Glass | b247d02 | 2021-11-03 07:16:08 -0600 | [diff] [blame] | 138 | struct rk3399_pmugrf_regs * const pmugrf = (void *)PMUGRF_BASE; |
| 139 | struct rockchip_gpio_regs * const gpio = (void *)GPIO0_BASE; |
| 140 | |
| 141 | if (IS_ENABLED(CONFIG_SPL_BUILD) && |
Marty E. Plummer | b20a8dac | 2021-12-24 16:43:46 +0300 | [diff] [blame] | 142 | (IS_ENABLED(CONFIG_TARGET_CHROMEBOOK_BOB) || |
| 143 | IS_ENABLED(CONFIG_TARGET_CHROMEBOOK_KEVIN))) { |
Simon Glass | b247d02 | 2021-11-03 07:16:08 -0600 | [diff] [blame] | 144 | rk_setreg(&grf->io_vsel, 1 << 0); |
Kever Yang | 0f7c824 | 2019-03-29 09:09:07 +0800 | [diff] [blame] | 145 | |
Simon Glass | b247d02 | 2021-11-03 07:16:08 -0600 | [diff] [blame] | 146 | /* |
| 147 | * Let's enable these power rails here, we are already running |
| 148 | * the SPI-Flash-based code. |
| 149 | */ |
| 150 | spl_gpio_output(gpio, GPIO(BANK_B, 2), 1); /* PP1500_EN */ |
| 151 | spl_gpio_set_pull(&pmugrf->gpio0_p, GPIO(BANK_B, 2), |
| 152 | GPIO_PULL_NORMAL); |
Kever Yang | 0f7c824 | 2019-03-29 09:09:07 +0800 | [diff] [blame] | 153 | |
Simon Glass | b247d02 | 2021-11-03 07:16:08 -0600 | [diff] [blame] | 154 | spl_gpio_output(gpio, GPIO(BANK_B, 4), 1); /* PP3000_EN */ |
| 155 | spl_gpio_set_pull(&pmugrf->gpio0_p, GPIO(BANK_B, 4), |
| 156 | GPIO_PULL_NORMAL); |
| 157 | } |
Kever Yang | 0f7c824 | 2019-03-29 09:09:07 +0800 | [diff] [blame] | 158 | |
| 159 | /* Enable early UART2 channel C on the RK3399 */ |
| 160 | rk_clrsetreg(&grf->gpio4c_iomux, |
| 161 | GRF_GPIO4C3_SEL_MASK, |
| 162 | GRF_UART2DGBC_SIN << GRF_GPIO4C3_SEL_SHIFT); |
| 163 | rk_clrsetreg(&grf->gpio4c_iomux, |
| 164 | GRF_GPIO4C4_SEL_MASK, |
| 165 | GRF_UART2DBGC_SOUT << GRF_GPIO4C4_SEL_SHIFT); |
| 166 | /* Set channel C as UART2 input */ |
| 167 | rk_clrsetreg(&grf->soc_con7, |
| 168 | GRF_UART_DBG_SEL_MASK, |
| 169 | GRF_UART_DBG_SEL_C << GRF_UART_DBG_SEL_SHIFT); |
| 170 | #endif |
| 171 | } |
| 172 | #endif |
Kever Yang | e5a5961 | 2019-07-22 19:59:36 +0800 | [diff] [blame] | 173 | |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 174 | #if defined(CONFIG_SPL_BUILD) && !defined(CONFIG_TPL_BUILD) |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 175 | static void rk3399_force_power_on_reset(void) |
| 176 | { |
| 177 | ofnode node; |
| 178 | struct gpio_desc sysreset_gpio; |
| 179 | |
Quentin Schulz | 65e713f | 2022-07-22 11:30:14 +0200 | [diff] [blame] | 180 | if (!IS_ENABLED(CONFIG_SPL_GPIO)) { |
| 181 | debug("%s: trying to force a power-on reset but no GPIO " |
| 182 | "support in SPL!\n", __func__); |
| 183 | return; |
| 184 | } |
| 185 | |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 186 | debug("%s: trying to force a power-on reset\n", __func__); |
| 187 | |
| 188 | node = ofnode_path("/config"); |
| 189 | if (!ofnode_valid(node)) { |
| 190 | debug("%s: no /config node?\n", __func__); |
| 191 | return; |
| 192 | } |
| 193 | |
| 194 | if (gpio_request_by_name_nodev(node, "sysreset-gpio", 0, |
| 195 | &sysreset_gpio, GPIOD_IS_OUT)) { |
| 196 | debug("%s: could not find a /config/sysreset-gpio\n", __func__); |
| 197 | return; |
| 198 | } |
| 199 | |
| 200 | dm_gpio_set_value(&sysreset_gpio, 1); |
| 201 | } |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 202 | |
Jagan Teki | b8536bc | 2020-07-21 20:36:00 +0530 | [diff] [blame] | 203 | void __weak led_setup(void) |
| 204 | { |
| 205 | } |
| 206 | |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 207 | void spl_board_init(void) |
| 208 | { |
Jagan Teki | b8536bc | 2020-07-21 20:36:00 +0530 | [diff] [blame] | 209 | led_setup(); |
| 210 | |
Quentin Schulz | 65e713f | 2022-07-22 11:30:14 +0200 | [diff] [blame] | 211 | if (IS_ENABLED(CONFIG_SPL_GPIO)) { |
| 212 | struct rockchip_cru *cru = rockchip_get_cru(); |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 213 | |
Quentin Schulz | 65e713f | 2022-07-22 11:30:14 +0200 | [diff] [blame] | 214 | /* |
| 215 | * The RK3399 resets only 'almost all logic' (see also in the |
| 216 | * TRM "3.9.4 Global software reset"), when issuing a software |
| 217 | * reset. This may cause issues during boot-up for some |
| 218 | * configurations of the application software stack. |
| 219 | * |
| 220 | * To work around this, we test whether the last reset reason |
| 221 | * was a power-on reset and (if not) issue an overtemp-reset to |
| 222 | * reset the entire module. |
| 223 | * |
| 224 | * While this was previously fixed by modifying the various |
| 225 | * places that could generate a software reset (e.g. U-Boot's |
| 226 | * sysreset driver, the ATF or Linux), we now have it here to |
| 227 | * ensure that we no longer have to track this through the |
| 228 | * various components. |
| 229 | */ |
| 230 | if (cru->glb_rst_st != 0) |
| 231 | rk3399_force_power_on_reset(); |
| 232 | } |
Kever Yang | 7afd385 | 2019-07-22 19:59:39 +0800 | [diff] [blame] | 233 | } |
Kever Yang | e5a5961 | 2019-07-22 19:59:36 +0800 | [diff] [blame] | 234 | #endif |