blob: 2399a5a05878cfc94958070e385fc7b12e627f95 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08004 */
5
6/*
7 * T4240 RDB board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080012#define CONFIG_FSL_SATA_V2
13#define CONFIG_PCIE4
14
15#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
16
17#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080018#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080019#ifndef CONFIG_SDCARD
20#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
21#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
22#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080023#define CONFIG_SPL_FLUSH_IMAGE
24#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Chunhe Lan66cba6b2015-03-20 17:08:54 +080025#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
26#define CONFIG_SPL_PAD_TO 0x40000
27#define CONFIG_SPL_MAX_SIZE 0x28000
28#define RESET_VECTOR_OFFSET 0x27FFC
29#define BOOT_PAGE_OFFSET 0x27000
30
31#ifdef CONFIG_SDCARD
32#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080033#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
34#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
35#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
36#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
37#ifndef CONFIG_SPL_BUILD
38#define CONFIG_SYS_MPC85XX_NO_RESETVEC
39#endif
40#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
Zhao Qiang55107dc2016-09-08 12:55:32 +080041#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080042#define CONFIG_SPL_MMC_BOOT
43#endif
44
45#ifdef CONFIG_SPL_BUILD
46#define CONFIG_SPL_SKIP_RELOCATE
47#define CONFIG_SPL_COMMON_INIT_DDR
48#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080049#endif
50
Chunhe Lan66cba6b2015-03-20 17:08:54 +080051#endif
52#endif /* CONFIG_RAMBOOT_PBL */
53
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080054#define CONFIG_DDR_ECC
55
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080056/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080057#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080058
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080059#ifndef CONFIG_RESET_VECTOR_ADDRESS
60#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61#endif
62
63#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080064#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040065#define CONFIG_PCIE1 /* PCIE controller 1 */
66#define CONFIG_PCIE2 /* PCIE controller 2 */
67#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080068#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
69#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
70
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080071#define CONFIG_ENV_OVERWRITE
72
73/*
74 * These can be toggled for performance analysis, otherwise use default.
75 */
76#define CONFIG_SYS_CACHE_STASHING
77#define CONFIG_BTB /* toggle branch predition */
78#ifdef CONFIG_DDR_ECC
79#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
80#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
81#endif
82
83#define CONFIG_ENABLE_36BIT_PHYS
84
85#define CONFIG_ADDR_MAP
86#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
87
88#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
89#define CONFIG_SYS_MEMTEST_END 0x00400000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080090
91/*
92 * Config the L3 Cache as L3 SRAM
93 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080094#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
95#define CONFIG_SYS_L3_SIZE (512 << 10)
96#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
97#ifdef CONFIG_RAMBOOT_PBL
98#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
99#endif
100#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
101#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
102#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
103#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800104
105#define CONFIG_SYS_DCSRBAR 0xf0000000
106#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
107
108/*
109 * DDR Setup
110 */
111#define CONFIG_VERY_BIG_RAM
112#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
114
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800115#define CONFIG_DIMM_SLOTS_PER_CTLR 1
116#define CONFIG_CHIP_SELECTS_PER_CTRL 4
117#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
118
119#define CONFIG_DDR_SPD
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800120
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800121/*
122 * IFC Definitions
123 */
124#define CONFIG_SYS_FLASH_BASE 0xe0000000
125#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
126
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800127#ifdef CONFIG_SPL_BUILD
128#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
129#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800130#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800131#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800132
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800133#define CONFIG_MISC_INIT_R
134
135#define CONFIG_HWCONFIG
136
137/* define to use L1 as initial stack */
138#define CONFIG_L1_INIT_RAM
139#define CONFIG_SYS_INIT_RAM_LOCK
140#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
141#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700142#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800143/* The assembler doesn't like typecast */
144#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
145 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
146 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
147#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
148
149#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
150 GENERATED_GBL_DATA_SIZE)
151#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
152
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800153#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800154#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
155
156/* Serial Port - controlled on board with jumper J8
157 * open - index 2
158 * shorted - index 1
159 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800160#define CONFIG_SYS_NS16550_SERIAL
161#define CONFIG_SYS_NS16550_REG_SIZE 1
162#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
163
164#define CONFIG_SYS_BAUDRATE_TABLE \
165 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
166
167#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
168#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
169#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
170#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
171
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800172/* I2C */
173#define CONFIG_SYS_I2C
174#define CONFIG_SYS_I2C_FSL
175#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
176#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
177#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
178#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
179
180/*
181 * General PCI
182 * Memory space is mapped 1-1, but I/O space must start from 0.
183 */
184
185/* controller 1, direct to uli, tgtid 3, Base address 20000 */
186#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
187#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
188#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
189#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
190#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
191#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
192#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
193#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
194
195/* controller 2, Slot 2, tgtid 2, Base address 201000 */
196#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
197#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
198#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
199#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
200#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
201#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
202#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
203#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
204
205/* controller 3, Slot 1, tgtid 1, Base address 202000 */
206#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
207#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
208#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
209#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
210#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
211#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
212#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
213#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
214
215/* controller 4, Base address 203000 */
216#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
217#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
218#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
219#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
220#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
221#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
222
223#ifdef CONFIG_PCI
224#define CONFIG_PCI_INDIRECT_BRIDGE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800225
226#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800227#endif /* CONFIG_PCI */
228
229/* SATA */
230#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800231#define CONFIG_SYS_SATA_MAX_DEVICE 2
232#define CONFIG_SATA1
233#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
234#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
235#define CONFIG_SATA2
236#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
237#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
238
239#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800240#endif
241
242#ifdef CONFIG_FMAN_ENET
243#define CONFIG_MII /* MII PHY management */
244#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800245#endif
246
247/*
248 * Environment
249 */
250#define CONFIG_LOADS_ECHO /* echo on for serial download */
251#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
252
253/*
254 * Command line configuration.
255 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800256
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800257/*
258 * Miscellaneous configurable options
259 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800260#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800261
262/*
263 * For booting Linux, the board info and command line data
264 * have to be in the first 64 MB of memory, since this is
265 * the maximum mapped by the Linux kernel during initialization.
266 */
267#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
268#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
269
270#ifdef CONFIG_CMD_KGDB
271#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
272#endif
273
274/*
275 * Environment Configuration
276 */
277#define CONFIG_ROOTPATH "/opt/nfsroot"
278#define CONFIG_BOOTFILE "uImage"
279#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
280
281/* default location for tftp and bootm */
282#define CONFIG_LOADADDR 1000000
283
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800284#define CONFIG_HVBOOT \
285 "setenv bootargs config-addr=0x60000000; " \
286 "bootm 0x01000000 - 0x00f00000"
287
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900288#ifndef CONFIG_MTD_NOR_FLASH
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800289#else
290#define CONFIG_FLASH_CFI_DRIVER
291#define CONFIG_SYS_FLASH_CFI
292#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
293#endif
294
295#if defined(CONFIG_SPIFLASH)
296#define CONFIG_SYS_EXTRA_ENV_RELOC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800297#define CONFIG_ENV_SPI_BUS 0
298#define CONFIG_ENV_SPI_CS 0
299#define CONFIG_ENV_SPI_MAX_HZ 10000000
300#define CONFIG_ENV_SPI_MODE 0
301#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
302#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
303#define CONFIG_ENV_SECT_SIZE 0x10000
304#elif defined(CONFIG_SDCARD)
305#define CONFIG_SYS_EXTRA_ENV_RELOC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800306#define CONFIG_SYS_MMC_ENV_DEV 0
307#define CONFIG_ENV_SIZE 0x2000
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800308#define CONFIG_ENV_OFFSET (512 * 0x800)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800309#elif defined(CONFIG_NAND)
310#define CONFIG_SYS_EXTRA_ENV_RELOC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800311#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
312#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
313#elif defined(CONFIG_ENV_IS_NOWHERE)
314#define CONFIG_ENV_SIZE 0x2000
315#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800316#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
317#define CONFIG_ENV_SIZE 0x2000
318#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
319#endif
320
321#define CONFIG_SYS_CLK_FREQ 66666666
322#define CONFIG_DDR_CLK_FREQ 133333333
323
324#ifndef __ASSEMBLY__
325unsigned long get_board_sys_clk(void);
326unsigned long get_board_ddr_clk(void);
327#endif
328
329/*
330 * DDR Setup
331 */
332#define CONFIG_SYS_SPD_BUS_NUM 0
333#define SPD_EEPROM_ADDRESS1 0x52
334#define SPD_EEPROM_ADDRESS2 0x54
335#define SPD_EEPROM_ADDRESS3 0x56
336#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
337#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
338
339/*
340 * IFC Definitions
341 */
342#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
343#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
344 + 0x8000000) | \
345 CSPR_PORT_SIZE_16 | \
346 CSPR_MSEL_NOR | \
347 CSPR_V)
348#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
349#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
350 CSPR_PORT_SIZE_16 | \
351 CSPR_MSEL_NOR | \
352 CSPR_V)
353#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
354/* NOR Flash Timing Params */
355#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
356
357#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
358 FTIM0_NOR_TEADC(0x5) | \
359 FTIM0_NOR_TEAHC(0x5))
360#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
361 FTIM1_NOR_TRAD_NOR(0x1A) |\
362 FTIM1_NOR_TSEQRAD_NOR(0x13))
363#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
364 FTIM2_NOR_TCH(0x4) | \
365 FTIM2_NOR_TWPH(0x0E) | \
366 FTIM2_NOR_TWP(0x1c))
367#define CONFIG_SYS_NOR_FTIM3 0x0
368
369#define CONFIG_SYS_FLASH_QUIET_TEST
370#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
371
372#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
373#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
374#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
375#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
376
377#define CONFIG_SYS_FLASH_EMPTY_INFO
378#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
379 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
380
381/* NAND Flash on IFC */
382#define CONFIG_NAND_FSL_IFC
383#define CONFIG_SYS_NAND_MAX_ECCPOS 256
384#define CONFIG_SYS_NAND_MAX_OOBFREE 2
385#define CONFIG_SYS_NAND_BASE 0xff800000
386#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
387
388#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
389#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
390 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
391 | CSPR_MSEL_NAND /* MSEL = NAND */ \
392 | CSPR_V)
393#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
394
395#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
396 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
397 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
398 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
399 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
400 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
401 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
402
403#define CONFIG_SYS_NAND_ONFI_DETECTION
404
405/* ONFI NAND Flash mode0 Timing Params */
406#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
407 FTIM0_NAND_TWP(0x18) | \
408 FTIM0_NAND_TWCHT(0x07) | \
409 FTIM0_NAND_TWH(0x0a))
410#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
411 FTIM1_NAND_TWBE(0x39) | \
412 FTIM1_NAND_TRR(0x0e) | \
413 FTIM1_NAND_TRP(0x18))
414#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
415 FTIM2_NAND_TREH(0x0a) | \
416 FTIM2_NAND_TWHRE(0x1e))
417#define CONFIG_SYS_NAND_FTIM3 0x0
418
419#define CONFIG_SYS_NAND_DDR_LAW 11
420#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
421#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800422
423#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
424
425#if defined(CONFIG_NAND)
426#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
427#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
428#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
429#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
430#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
431#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
432#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
433#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
434#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
435#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
436#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
437#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
438#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
439#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
440#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
441#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
442#else
443#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
444#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
445#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
446#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
447#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
448#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
449#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
450#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
451#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
452#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
453#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
454#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
455#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
456#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
457#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
458#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
459#endif
460#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
461#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
462#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
463#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
464#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
465#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
466#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
467#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
468
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800469/* CPLD on IFC */
470#define CONFIG_SYS_CPLD_BASE 0xffdf0000
471#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
472#define CONFIG_SYS_CSPR3_EXT (0xf)
473#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
474 | CSPR_PORT_SIZE_8 \
475 | CSPR_MSEL_GPCM \
476 | CSPR_V)
477
478#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
479#define CONFIG_SYS_CSOR3 0x0
480
481/* CPLD Timing parameters for IFC CS3 */
482#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
483 FTIM0_GPCM_TEADC(0x0e) | \
484 FTIM0_GPCM_TEAHC(0x0e))
485#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
486 FTIM1_GPCM_TRAD(0x1f))
487#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800488 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800489 FTIM2_GPCM_TWP(0x1f))
490#define CONFIG_SYS_CS3_FTIM3 0x0
491
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800492#if defined(CONFIG_RAMBOOT_PBL)
493#define CONFIG_SYS_RAMBOOT
494#endif
495
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800496/* I2C */
497#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
498#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
499#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
500#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
501
502#define I2C_MUX_CH_DEFAULT 0x8
503#define I2C_MUX_CH_VOL_MONITOR 0xa
504#define I2C_MUX_CH_VSC3316_FS 0xc
505#define I2C_MUX_CH_VSC3316_BS 0xd
506
507/* Voltage monitor on channel 2*/
508#define I2C_VOL_MONITOR_ADDR 0x40
509#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
510#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
511#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
512
Ying Zhangff779052016-01-22 12:15:13 +0800513#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
514#ifndef CONFIG_SPL_BUILD
515#define CONFIG_VID
516#endif
517#define CONFIG_VOL_MONITOR_IR36021_SET
518#define CONFIG_VOL_MONITOR_IR36021_READ
519/* The lowest and highest voltage allowed for T4240RDB */
520#define VDD_MV_MIN 819
521#define VDD_MV_MAX 1212
522
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800523/*
524 * eSPI - Enhanced SPI
525 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800526#define CONFIG_SF_DEFAULT_SPEED 10000000
527#define CONFIG_SF_DEFAULT_MODE 0
528
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800529/* Qman/Bman */
530#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800531#define CONFIG_SYS_BMAN_NUM_PORTALS 50
532#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
533#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
534#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500535#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
536#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
537#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
538#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
539#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
540 CONFIG_SYS_BMAN_CENA_SIZE)
541#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
542#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800543#define CONFIG_SYS_QMAN_NUM_PORTALS 50
544#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
545#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
546#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500547#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
548#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
549#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
550#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
551#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
552 CONFIG_SYS_QMAN_CENA_SIZE)
553#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
554#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800555
556#define CONFIG_SYS_DPAA_FMAN
557#define CONFIG_SYS_DPAA_PME
558#define CONFIG_SYS_PMAN
559#define CONFIG_SYS_DPAA_DCE
560#define CONFIG_SYS_DPAA_RMAN
561#define CONFIG_SYS_INTERLAKEN
562
563/* Default address of microcode for the Linux Fman driver */
564#if defined(CONFIG_SPIFLASH)
565/*
566 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
567 * env, so we got 0x110000.
568 */
569#define CONFIG_SYS_QE_FW_IN_SPIFLASH
570#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
571#elif defined(CONFIG_SDCARD)
572/*
573 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800574 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
575 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800576 */
577#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800578#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800579#elif defined(CONFIG_NAND)
580#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
581#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
582#else
583#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
584#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
585#endif
586#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
587#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
588#endif /* CONFIG_NOBQFMAN */
589
590#ifdef CONFIG_SYS_DPAA_FMAN
591#define CONFIG_FMAN_ENET
592#define CONFIG_PHYLIB_10G
593#define CONFIG_PHY_VITESSE
594#define CONFIG_PHY_CORTINA
Chunhe Lanc80a0db2015-03-24 15:10:41 +0800595#define CONFIG_SYS_CORTINA_FW_IN_NOR
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800596#define CONFIG_CORTINA_FW_ADDR 0xefe00000
597#define CONFIG_CORTINA_FW_LENGTH 0x40000
598#define CONFIG_PHY_TERANETICS
599#define SGMII_PHY_ADDR1 0x0
600#define SGMII_PHY_ADDR2 0x1
601#define SGMII_PHY_ADDR3 0x2
602#define SGMII_PHY_ADDR4 0x3
603#define SGMII_PHY_ADDR5 0x4
604#define SGMII_PHY_ADDR6 0x5
605#define SGMII_PHY_ADDR7 0x6
606#define SGMII_PHY_ADDR8 0x7
607#define FM1_10GEC1_PHY_ADDR 0x10
608#define FM1_10GEC2_PHY_ADDR 0x11
609#define FM2_10GEC1_PHY_ADDR 0x12
610#define FM2_10GEC2_PHY_ADDR 0x13
611#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
612#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
613#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
614#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
615#endif
616
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800617/* SATA */
618#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800619#define CONFIG_SYS_SATA_MAX_DEVICE 2
620#define CONFIG_SATA1
621#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
622#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
623#define CONFIG_SATA2
624#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
625#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
626
627#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800628#endif
629
630#ifdef CONFIG_FMAN_ENET
631#define CONFIG_MII /* MII PHY management */
632#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800633#endif
634
635/*
636* USB
637*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800638#define CONFIG_USB_EHCI_FSL
639#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800640#define CONFIG_HAS_FSL_DR_USB
641
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800642#ifdef CONFIG_MMC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800643#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
644#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Xiaobo Xiede25faf2014-11-18 09:12:24 +0800645#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800646#endif
647
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800648
649#define __USB_PHY_TYPE utmi
650
651/*
652 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
653 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
654 * interleaving. It can be cacheline, page, bank, superbank.
655 * See doc/README.fsl-ddr for details.
656 */
York Sun0fad3262016-11-21 13:35:41 -0800657#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800658#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800659#else
660#define CTRL_INTLV_PREFERED cacheline
661#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800662
663#define CONFIG_EXTRA_ENV_SETTINGS \
664 "hwconfig=fsl_ddr:" \
665 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
666 "bank_intlv=auto;" \
667 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
668 "netdev=eth0\0" \
669 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
670 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
671 "tftpflash=tftpboot $loadaddr $uboot && " \
672 "protect off $ubootaddr +$filesize && " \
673 "erase $ubootaddr +$filesize && " \
674 "cp.b $loadaddr $ubootaddr $filesize && " \
675 "protect on $ubootaddr +$filesize && " \
676 "cmp.b $loadaddr $ubootaddr $filesize\0" \
677 "consoledev=ttyS0\0" \
678 "ramdiskaddr=2000000\0" \
679 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500680 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800681 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
682 "bdev=sda3\0"
683
684#define CONFIG_HVBOOT \
685 "setenv bootargs config-addr=0x60000000; " \
686 "bootm 0x01000000 - 0x00f00000"
687
688#define CONFIG_LINUX \
689 "setenv bootargs root=/dev/ram rw " \
690 "console=$consoledev,$baudrate $othbootargs;" \
691 "setenv ramdiskaddr 0x02000000;" \
692 "setenv fdtaddr 0x00c00000;" \
693 "setenv loadaddr 0x1000000;" \
694 "bootm $loadaddr $ramdiskaddr $fdtaddr"
695
696#define CONFIG_HDBOOT \
697 "setenv bootargs root=/dev/$bdev rw " \
698 "console=$consoledev,$baudrate $othbootargs;" \
699 "tftp $loadaddr $bootfile;" \
700 "tftp $fdtaddr $fdtfile;" \
701 "bootm $loadaddr - $fdtaddr"
702
703#define CONFIG_NFSBOOTCOMMAND \
704 "setenv bootargs root=/dev/nfs rw " \
705 "nfsroot=$serverip:$rootpath " \
706 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
707 "console=$consoledev,$baudrate $othbootargs;" \
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712#define CONFIG_RAMBOOTCOMMAND \
713 "setenv bootargs root=/dev/ram rw " \
714 "console=$consoledev,$baudrate $othbootargs;" \
715 "tftp $ramdiskaddr $ramdiskfile;" \
716 "tftp $loadaddr $bootfile;" \
717 "tftp $fdtaddr $fdtfile;" \
718 "bootm $loadaddr $ramdiskaddr $fdtaddr"
719
720#define CONFIG_BOOTCOMMAND CONFIG_LINUX
721
722#include <asm/fsl_secure_boot.h>
723
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800724#endif /* __CONFIG_H */