blob: 22abde080e13fc1e8db0dd9c5fa3f04edf5835a0 [file] [log] [blame]
Stefan Roese93e6bf42014-10-22 12:13:17 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * Header file for the Marvell's Feroceon CPU core.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
Stefan Roeseebda3ec2015-04-25 06:29:47 +020011#ifndef _MVEBU_SOC_H
12#define _MVEBU_SOC_H
Stefan Roese93e6bf42014-10-22 12:13:17 +020013
14#define SOC_MV78460_ID 0x7846
Stefan Roese174d23e2015-04-25 06:29:51 +020015#define SOC_88F6810_ID 0x6810
16#define SOC_88F6820_ID 0x6820
17#define SOC_88F6828_ID 0x6828
18
19/* A38x revisions */
20#define MV_88F68XX_Z1_ID 0x0
21#define MV_88F68XX_A0_ID 0x4
Stefan Roese93e6bf42014-10-22 12:13:17 +020022
23/* TCLK Core Clock definition */
24#ifndef CONFIG_SYS_TCLK
25#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
26#endif
27
Stefan Roesebadccc32015-07-16 10:40:05 +020028/* Armada XP PLL frequency (used for NAND clock generation) */
29#define CONFIG_SYS_MVEBU_PLL_CLOCK 2000000000
30
Stefan Roese93e6bf42014-10-22 12:13:17 +020031/* SOC specific definations */
32#define INTREG_BASE 0xd0000000
33#define INTREG_BASE_ADDR_REG (INTREG_BASE + 0x20080)
Stefan Roese99b3ea72015-08-25 13:49:41 +020034#if defined(CONFIG_SPL_BUILD)
Stefan Roese8588a7b2015-04-17 18:12:41 +020035/*
36 * On A38x switching the regs base address without running from
37 * SDRAM doesn't seem to work. So let the SPL still use the
38 * default base address and switch to the new address in the
39 * main u-boot later.
40 */
41#define SOC_REGS_PHY_BASE 0xd0000000
42#else
Stefan Roese93e6bf42014-10-22 12:13:17 +020043#define SOC_REGS_PHY_BASE 0xf1000000
Stefan Roese8588a7b2015-04-17 18:12:41 +020044#endif
Stefan Roese93e6bf42014-10-22 12:13:17 +020045#define MVEBU_REGISTER(x) (SOC_REGS_PHY_BASE + x)
46
47#define MVEBU_SDRAM_SCRATCH (MVEBU_REGISTER(0x01504))
Stefan Roese174d23e2015-04-25 06:29:51 +020048#define MVEBU_L2_CACHE_BASE (MVEBU_REGISTER(0x08000))
49#define CONFIG_SYS_PL310_BASE MVEBU_L2_CACHE_BASE
Stefan Roese93e6bf42014-10-22 12:13:17 +020050#define MVEBU_SPI_BASE (MVEBU_REGISTER(0x10600))
51#define MVEBU_TWSI_BASE (MVEBU_REGISTER(0x11000))
52#define MVEBU_UART0_BASE (MVEBU_REGISTER(0x12000))
53#define MVEBU_UART1_BASE (MVEBU_REGISTER(0x12100))
54#define MVEBU_MPP_BASE (MVEBU_REGISTER(0x18000))
55#define MVEBU_GPIO0_BASE (MVEBU_REGISTER(0x18100))
56#define MVEBU_GPIO1_BASE (MVEBU_REGISTER(0x18140))
57#define MVEBU_GPIO2_BASE (MVEBU_REGISTER(0x18180))
58#define MVEBU_SYSTEM_REG_BASE (MVEBU_REGISTER(0x18200))
Stefan Roesebadccc32015-07-16 10:40:05 +020059#define MVEBU_CLOCK_BASE (MVEBU_REGISTER(0x18700))
Stefan Roese93e6bf42014-10-22 12:13:17 +020060#define MVEBU_CPU_WIN_BASE (MVEBU_REGISTER(0x20000))
61#define MVEBU_SDRAM_BASE (MVEBU_REGISTER(0x20180))
62#define MVEBU_TIMER_BASE (MVEBU_REGISTER(0x20300))
63#define MVEBU_EGIGA2_BASE (MVEBU_REGISTER(0x30000))
64#define MVEBU_EGIGA3_BASE (MVEBU_REGISTER(0x34000))
65#define MVEBU_REG_PCIE_BASE (MVEBU_REGISTER(0x40000))
Stefan Roesef43d3232015-07-22 18:26:13 +020066#define MVEBU_AXP_USB_BASE (MVEBU_REGISTER(0x50000))
Stefan Roese9aa31972015-06-29 14:58:15 +020067#define MVEBU_USB20_BASE (MVEBU_REGISTER(0x58000))
Stefan Roese93e6bf42014-10-22 12:13:17 +020068#define MVEBU_EGIGA0_BASE (MVEBU_REGISTER(0x70000))
69#define MVEBU_EGIGA1_BASE (MVEBU_REGISTER(0x74000))
Anton Schubert3ceae9e2015-07-15 14:50:05 +020070#define MVEBU_AXP_SATA_BASE (MVEBU_REGISTER(0xa0000))
Stefan Roesebb1c0bd2015-06-29 14:58:13 +020071#define MVEBU_SATA0_BASE (MVEBU_REGISTER(0xa8000))
Stefan Roesebadccc32015-07-16 10:40:05 +020072#define MVEBU_NAND_BASE (MVEBU_REGISTER(0xd0000))
Stefan Roesed3e34732015-06-29 14:58:10 +020073#define MVEBU_SDIO_BASE (MVEBU_REGISTER(0xd8000))
Stefan Roese93e6bf42014-10-22 12:13:17 +020074
Stefan Roese8ac6dab2015-07-01 13:28:39 +020075#define SOC_COHERENCY_FABRIC_CTRL_REG (MVEBU_REGISTER(0x20200))
76#define MBUS_ERR_PROP_EN (1 << 8)
77
Stefan Roesec049ca02015-07-01 12:44:51 +020078#define MBUS_BRIDGE_WIN_CTRL_REG (MVEBU_REGISTER(0x20250))
79#define MBUS_BRIDGE_WIN_BASE_REG (MVEBU_REGISTER(0x20254))
80
Stefan Roesebadccc32015-07-16 10:40:05 +020081#define MVEBU_SOC_DEV_MUX_REG (MVEBU_SYSTEM_REG_BASE + 0x08)
82#define NAND_EN BIT(0)
83#define NAND_ARBITER_EN BIT(27)
84
85#define ARMADA_XP_PUP_ENABLE (MVEBU_SYSTEM_REG_BASE + 0x44c)
86#define GE0_PUP_EN BIT(0)
87#define GE1_PUP_EN BIT(1)
88#define LCD_PUP_EN BIT(2)
89#define NAND_PUP_EN BIT(4)
90#define SPI_PUP_EN BIT(5)
91
92#define MVEBU_CORE_DIV_CLK_CTRL(i) (MVEBU_CLOCK_BASE + ((i) * 0x8))
93#define NAND_ECC_DIVCKL_RATIO_OFFS 8
94#define NAND_ECC_DIVCKL_RATIO_MASK (0x3F << NAND_ECC_DIVCKL_RATIO_OFFS)
95
Stefan Roese93e6bf42014-10-22 12:13:17 +020096#define SDRAM_MAX_CS 4
97#define SDRAM_ADDR_MASK 0xFF000000
98
Stefan Roeseebda3ec2015-04-25 06:29:47 +020099/* MVEBU CPU memory windows */
Stefan Roese93e6bf42014-10-22 12:13:17 +0200100#define MVCPU_WIN_CTRL_DATA CPU_WIN_CTRL_DATA
101#define MVCPU_WIN_ENABLE CPU_WIN_ENABLE
102#define MVCPU_WIN_DISABLE CPU_WIN_DISABLE
103
Stefan Roeseebda3ec2015-04-25 06:29:47 +0200104#endif /* _MVEBU_SOC_H */