blob: 19934a4cf0b33bb84cf1340d22614739bea77a5b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Tom Warrena3e280b2011-01-27 10:58:07 +00002/*
Tom Warrenc570d7a2012-05-22 12:19:25 +00003 * (C) Copyright 2010-2012
Tom Warrena3e280b2011-01-27 10:58:07 +00004 * NVIDIA Corporation <www.nvidia.com>
Tom Warrena3e280b2011-01-27 10:58:07 +00005 */
6
Tom Warren23d7fe92012-12-11 13:34:18 +00007#ifndef _TEGRA20_COMMON_H_
8#define _TEGRA20_COMMON_H_
9#include "tegra-common.h"
Tom Warrena3e280b2011-01-27 10:58:07 +000010
11/*
Tom Warren23d7fe92012-12-11 13:34:18 +000012 * NS16550 Configuration
13 */
14#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
15
Tom Warren23d7fe92012-12-11 13:34:18 +000016/*
17 * Miscellaneous configurable options
18 */
Jonathan Hunter80239362019-02-12 16:03:14 +000019#define CONFIG_STACKBASE 0x03800000 /* 56MB */
Tom Warrena3e280b2011-01-27 10:58:07 +000020
Tom Warren23d7fe92012-12-11 13:34:18 +000021/*-----------------------------------------------------------------------
22 * Physical Memory Map
23 */
Simon Glassa1dccff2012-10-17 13:24:56 +000024
Tom Warrena3e280b2011-01-27 10:58:07 +000025/*
Tom Warren23d7fe92012-12-11 13:34:18 +000026 * Memory layout for where various images get loaded by boot scripts:
27 *
28 * scriptaddr can be pretty much anywhere that doesn't conflict with something
29 * else. Put it above BOOTMAPSZ to eliminate conflicts.
30 *
Stephen Warren7434dfe2014-02-05 09:24:59 -070031 * pxefile_addr_r can be pretty much anywhere that doesn't conflict with
32 * something else. Put it above BOOTMAPSZ to eliminate conflicts.
33 *
Tom Warren23d7fe92012-12-11 13:34:18 +000034 * kernel_addr_r must be within the first 128M of RAM in order for the
35 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
36 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
37 * should not overlap that area, or the kernel will have to copy itself
38 * somewhere else before decompression. Similarly, the address of any other
39 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
Jonathan Hunter80239362019-02-12 16:03:14 +000040 * this up to 32M allows for a sizable kernel to be decompressed below the
Tom Warren23d7fe92012-12-11 13:34:18 +000041 * compressed load address.
42 *
Jonathan Hunter80239362019-02-12 16:03:14 +000043 * fdt_addr_r simply shouldn't overlap anything else. Choosing 48M allows for
44 * the compressed kernel to be up to 32M too.
Tom Warren23d7fe92012-12-11 13:34:18 +000045 *
Jonathan Hunter80239362019-02-12 16:03:14 +000046 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 49M allows
Tom Warren23d7fe92012-12-11 13:34:18 +000047 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
Tom Warrena3e280b2011-01-27 10:58:07 +000048 */
Tom Warren23d7fe92012-12-11 13:34:18 +000049#define MEM_LAYOUT_ENV_SETTINGS \
50 "scriptaddr=0x10000000\0" \
Stephen Warren7434dfe2014-02-05 09:24:59 -070051 "pxefile_addr_r=0x10100000\0" \
Tom Rini9004ee02021-08-23 10:25:30 -040052 "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
Peter Robinson637ac012020-04-02 00:28:54 +010053 "fdtfile=" FDTFILE "\0" \
Jonathan Hunter80239362019-02-12 16:03:14 +000054 "fdt_addr_r=0x03000000\0" \
55 "ramdisk_addr_r=0x03100000\0"
Tom Warrena3e280b2011-01-27 10:58:07 +000056
Tom Warren23d7fe92012-12-11 13:34:18 +000057/* Defines for SPL */
Tom Warren23d7fe92012-12-11 13:34:18 +000058#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
59#define CONFIG_SPL_STACK 0x000ffffc
60
Tom Warren23d7fe92012-12-11 13:34:18 +000061/* Align LCD to 1MB boundary */
62#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
Tom Warrena3e280b2011-01-27 10:58:07 +000063
Tom Warren22562a42012-09-04 17:00:24 -070064#ifdef CONFIG_TEGRA_LP0
Simon Glassef2fb1a2012-04-02 13:19:03 +000065#define TEGRA_LP0_ADDR 0x1C406000
66#define TEGRA_LP0_SIZE 0x2000
67#define TEGRA_LP0_VEC \
Tom Warren23d7fe92012-12-11 13:34:18 +000068 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
Marek Vasut1b476f92012-09-23 17:41:25 +020069 "@" __stringify(TEGRA_LP0_ADDR) " "
Simon Glassef2fb1a2012-04-02 13:19:03 +000070#else
71#define TEGRA_LP0_VEC
72#endif
73
Tom Warrena3e280b2011-01-27 10:58:07 +000074/*
Simon Glass9d580862012-02-27 10:52:51 +000075 * This parameter affects a TXFILLTUNING field that controls how much data is
76 * sent to the latency fifo before it is sent to the wire. Without this
77 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
78 * packets depending on the buffer address and size.
79 */
Peter Robinson167412c2018-09-16 18:22:58 +010080#define CONFIG_USB_EHCI_TXFIFO_THRESH 0x10
Simon Glass9d580862012-02-27 10:52:51 +000081#define CONFIG_EHCI_IS_TDI
Simon Glass9d580862012-02-27 10:52:51 +000082
Simon Glassbad90ee2012-07-29 20:53:30 +000083#define CONFIG_SYS_NAND_SELF_INIT
84
Tom Warren23d7fe92012-12-11 13:34:18 +000085#endif /* _TEGRA20_COMMON_H_ */