Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Freescale Semiconductor, Inc. |
| 3 | * |
Otavio Salvador | c0bfaab | 2012-10-02 09:22:10 +0000 | [diff] [blame] | 4 | * Configuration settings for the Freescale i.MX6Q SabreAuto board. |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __MX6QSABREAUTO_CONFIG_H |
| 10 | #define __MX6QSABREAUTO_CONFIG_H |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 11 | |
| 12 | #define CONFIG_MACH_TYPE 3529 |
| 13 | #define CONFIG_MXC_UART_BASE UART4_BASE |
Otavio Salvador | 1c0b9be | 2012-09-26 11:37:01 +0000 | [diff] [blame] | 14 | #define CONFIG_CONSOLE_DEV "ttymxc3" |
Otavio Salvador | c0bfaab | 2012-10-02 09:22:10 +0000 | [diff] [blame] | 15 | #define CONFIG_MMCROOT "/dev/mmcblk0p2" |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 16 | |
Knut Wohlrab | 54dbf15 | 2013-01-21 23:11:21 +0000 | [diff] [blame] | 17 | /* USB Configs */ |
Knut Wohlrab | 54dbf15 | 2013-01-21 23:11:21 +0000 | [diff] [blame] | 18 | #define CONFIG_USB_EHCI |
| 19 | #define CONFIG_USB_EHCI_MX6 |
| 20 | #define CONFIG_USB_STORAGE |
| 21 | #define CONFIG_USB_HOST_ETHER |
| 22 | #define CONFIG_USB_ETHER_ASIX |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 23 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
| 24 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */ |
Knut Wohlrab | 54dbf15 | 2013-01-21 23:11:21 +0000 | [diff] [blame] | 25 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) |
| 26 | #define CONFIG_MXC_USB_FLAGS 0 |
| 27 | |
Ye.Li | 700020e | 2014-10-30 18:53:49 +0800 | [diff] [blame] | 28 | #define CONFIG_PCA953X |
| 29 | #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} } |
| 30 | |
Pierre Aubert | ec10aed | 2013-06-04 09:00:15 +0200 | [diff] [blame] | 31 | #include "mx6sabre_common.h" |
Otavio Salvador | 1c0b9be | 2012-09-26 11:37:01 +0000 | [diff] [blame] | 32 | |
Fabio Estevam | 2623cb1 | 2014-11-14 11:27:23 -0200 | [diff] [blame] | 33 | #undef CONFIG_SYS_NO_FLASH |
| 34 | #define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR |
| 35 | #define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024) |
| 36 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 37 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
| 38 | #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */ |
| 39 | #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */ |
| 40 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/ |
| 41 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 42 | |
Shawn Guo | 7e5e833 | 2012-12-30 14:14:59 +0000 | [diff] [blame] | 43 | #define CONFIG_SYS_FSL_USDHC_NUM 2 |
| 44 | #if defined(CONFIG_ENV_IS_IN_MMC) |
| 45 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 46 | #endif |
| 47 | |
Renato Frias | bf08432 | 2013-05-13 18:01:12 +0000 | [diff] [blame] | 48 | /* I2C Configs */ |
trem | 0399741 | 2013-09-21 18:13:36 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_I2C |
| 50 | #define CONFIG_SYS_I2C_MXC |
Albert ARIBAUD \\(3ADEV\\) | eb94387 | 2015-09-21 22:43:38 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
| 52 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ |
York Sun | f1a5216 | 2015-03-20 10:20:40 -0700 | [diff] [blame] | 53 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
Renato Frias | bf08432 | 2013-05-13 18:01:12 +0000 | [diff] [blame] | 54 | #define CONFIG_SYS_I2C_SPEED 100000 |
| 55 | |
Ye.Li | 4a1f922 | 2014-11-12 14:02:05 +0800 | [diff] [blame] | 56 | /* NAND flash command */ |
| 57 | #define CONFIG_CMD_NAND |
| 58 | #define CONFIG_CMD_NAND_TRIMFFS |
| 59 | |
| 60 | /* NAND stuff */ |
| 61 | #define CONFIG_NAND_MXS |
| 62 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 63 | #define CONFIG_SYS_NAND_BASE 0x40000000 |
| 64 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 65 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
| 66 | |
| 67 | /* DMA stuff, needed for GPMI/MXS NAND support */ |
| 68 | #define CONFIG_APBH_DMA |
| 69 | #define CONFIG_APBH_DMA_BURST |
| 70 | #define CONFIG_APBH_DMA_BURST8 |
| 71 | |
Ye.Li | cfaa23b | 2014-11-06 16:29:02 +0800 | [diff] [blame] | 72 | /* PMIC */ |
| 73 | #define CONFIG_POWER |
| 74 | #define CONFIG_POWER_I2C |
| 75 | #define CONFIG_POWER_PFUZE100 |
| 76 | #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08 |
| 77 | |
Fabio Estevam | afe20bf | 2012-09-24 08:09:33 +0000 | [diff] [blame] | 78 | #endif /* __MX6QSABREAUTO_CONFIG_H */ |