blob: 63ca2a5cb4e37c77ffd09647c1646fc298b0c371 [file] [log] [blame]
wdenkf2140d52004-07-01 16:30:44 +00001/*
2 * Copyright (c) 2004 Cucy Systems (http://www.cucy.com)
3 * Curt Brune <curt@cucy.com>
4 *
5 * Configuation settings for evb4510 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * If we are developing, we might want to start u-boot from ram
31 * so we MUST NOT initialize critical regs like mem-timing ...
32 *
33 * Also swap the flash1 and flash2 addresses during debug.
34 *
wdenk3d3d99f2005-04-04 12:44:11 +000035 * #define CONFIG_SKIP_LOWLEVEL_INIT
wdenkf2140d52004-07-01 16:30:44 +000036 */
wdenkf2140d52004-07-01 16:30:44 +000037
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42#define CONFIG_ARM7 1 /* This is a ARM7 CPU */
43#define CONFIG_ARM_THUMB 1 /* this is an ARM7TDMI */
44#define CONFIG_S3C4510B 1 /* it's a S3C4510B chip */
45#define CONFIG_EVB4510 1 /* on an EVB4510 Board */
46
wdenk82db02f2004-07-11 22:19:26 +000047#define CONFIG_USE_IRQ
48#define CONFIG_STACKSIZE_IRQ (4*1024)
49#define CONFIG_STACKSIZE_FIQ (4*1024)
wdenkf2140d52004-07-01 16:30:44 +000050
51/*
52 * Size of malloc() pool
53 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020054#define CFG_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenkf2140d52004-07-01 16:30:44 +000055#define CFG_GBL_DATA_SIZE 128
56
57/*
58 * Hardware drivers
59 */
60#define CONFIG_DRIVER_S3C4510_ETH 1
61#define CONFIG_DRIVER_S3C4510_I2C 1
62#define CONFIG_DRIVER_S3C4510_UART 1
63#define CONFIG_DRIVER_S3C4510_FLASH 1
64
65/*
66 * select serial console configuration
67 */
wdenk82db02f2004-07-11 22:19:26 +000068#define CONFIG_SERIAL1 1 /* we use Serial line 1, could also use 2 */
wdenkf2140d52004-07-01 16:30:44 +000069
70/* allow to overwrite serial and ethaddr */
71#define CONFIG_ENV_OVERWRITE
72
73#define CONFIG_BAUDRATE 19200
74
Jon Loeligerdcf14512007-07-09 21:48:26 -050075/*
76 * BOOTP options
77 */
78#define CONFIG_BOOTP_SUBNETMASK
79#define CONFIG_BOOTP_GATEWAY
80#define CONFIG_BOOTP_HOSTNAME
81#define CONFIG_BOOTP_BOOTPATH
82#define CONFIG_BOOTP_BOOTFILESIZE
wdenkf2140d52004-07-01 16:30:44 +000083
wdenkf2140d52004-07-01 16:30:44 +000084
Jon Loeliger51372692007-07-04 22:32:10 -050085/*
86 * Command line configuration.
87 */
88#include <config_cmd_default.h>
89
90#define CONFIG_CMD_PING
91
92
wdenkf2140d52004-07-01 16:30:44 +000093#define CONFIG_ETHADDR 00:40:95:36:35:33
94#define CONFIG_NETMASK 255.255.255.0
95#define CONFIG_IPADDR 10.0.0.11
96#define CONFIG_SERVERIP 10.0.0.1
97#define CONFIG_CMDLINE_TAG /* submit bootargs to kernel */
98
wdenk82db02f2004-07-11 22:19:26 +000099#define CONFIG_BOOTDELAY 2
100#define CONFIG_BOOTCOMMAND "tftp 100000 uImage"
Wolfgang Denka1be4762008-05-20 16:00:29 +0200101/* #define CONFIG_BOOTARGS "console=ttyS0,19200 initrd=0x100a0040,530K root=/dev/ram keepinitrd" */
wdenkf2140d52004-07-01 16:30:44 +0000102
Jon Loeliger51372692007-07-04 22:32:10 -0500103#if defined(CONFIG_CMD_KGDB)
wdenkf2140d52004-07-01 16:30:44 +0000104#define CONFIG_KGDB_BAUDRATE 19200 /* speed to run kgdb serial port */
105#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
106#endif
107
108/*
109 * Miscellaneous configurable options
110 */
111#define CFG_LONGHELP /* undef to save memory */
112#define CFG_PROMPT "evb4510 # " /* Monitor Command Prompt */
113#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
114#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
115#define CFG_MAXARGS 16 /* max number of command args */
116#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
117
wdenk82db02f2004-07-11 22:19:26 +0000118#define CONFIG_CMDLINE_TAG /* allow passing of command line args to linux */
119#define CONFIG_SETUP_MEMORY_TAGS
120#define CONFIG_INITRD_TAG
121
wdenkf2140d52004-07-01 16:30:44 +0000122#define CFG_MEMTEST_START 0x00000000 /* memtest works on */
123#define CFG_MEMTEST_END 0x00780000 /* 4 ... 8 MB in DRAM */
124
125#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
126
127#define CFG_LOAD_ADDR 0x00000000 /* default load address */
128
wdenk82db02f2004-07-11 22:19:26 +0000129#define CFG_SYS_CLK_FREQ 50000000 /* CPU freq: 50 MHz */
130#define CFG_HZ 1000 /* decrementer freq: 1 KHz */
wdenkf2140d52004-07-01 16:30:44 +0000131
132 /* valid baudrates */
133#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
134
135/*-----------------------------------------------------------------------
136 * Stack sizes
137 *
138 * The stack sizes are set up in start.S using the settings below
139*/
140#define CONFIG_STACKSIZE (128*1024) /* regular stack */
141#ifdef CONFIG_USE_IRQ
142#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
143#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
144#endif
145
146/*-----------------------------------------------------------------------
147 * Physical Memory Map after relocation
148 */
149#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 banks of DRAM */
150#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
151#define PHYS_SDRAM_1_SIZE 0x00800000 /* 8 MB */
152
153#define PHYS_FLASH_1 0x01000000 /* Flash Bank #1 */
154#define PHYS_FLASH_1_SIZE 0x00200000 /* 2 MB (one chip, 8bit access) */
155
156#define PHYS_FLASH_2 0x02000000 /* Flash Bank #2 */
157#define PHYS_FLASH_2_SIZE 0x00080000 /* 512KB (one chip, 8bit access) */
158
159#define CFG_FLASH_BASE PHYS_FLASH_1
160#define CFG_FLASH_SIZE PHYS_FLASH_1_SIZE
161
162/*-----------------------------------------------------------------------
163 * FLASH and environment organization
164 */
165#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
166#define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
167#define CFG_MAIN_SECT_SIZE 0x00010000 /* main size of sectors on one chip */
168
169/* timeout values are in ticks */
170#define CFG_FLASH_ERASE_TOUT (4*CFG_HZ) /* Timeout for Flash Erase */
171#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
172
173/* environment settings */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200174#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200175#undef CONFIG_ENV_IS_NOWHERE
wdenkf2140d52004-07-01 16:30:44 +0000176
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200177#define CONFIG_ENV_ADDR (CFG_FLASH_BASE + 0x20000) /* environment start address */
178#define CONFIG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
179#define CONFIG_ENV_SIZE 0x1000 /* max size for environment */
wdenkf2140d52004-07-01 16:30:44 +0000180
181#endif /* __CONFIG_H */