blob: ed780a599d143384e33be26766d71662e5bc8d09 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05002/*
3 * (C) Copyright 2000-2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * (C) Copyright 2002 (440 port)
7 * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
8 *
9 * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
10 * Xianghua Xiao (X.Xiao@motorola.com)
11 *
Jon Loeliger11c99582007-08-02 14:42:20 -050012 * (C) Copyright 2004, 2007 Freescale Semiconductor. (MPC86xx Port)
Jon Loeliger8827a732006-05-31 13:55:35 -050013 * Jeff Brown
Jon Loeliger5c8aa972006-04-26 17:58:56 -050014 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050015 */
16
17#include <common.h>
18#include <mpc86xx.h>
19#include <command.h>
20#include <asm/processor.h>
John Schmollera9cecd52011-03-10 16:09:26 -060021#ifdef CONFIG_POST
22#include <post.h>
23#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -050024
Tom Rinice103982017-08-13 22:44:37 -040025void interrupt_init_cpu(unsigned *decrementer_count)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050026{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027 volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
Kumar Galabc1a0b42008-08-19 15:05:34 -050028 volatile ccsr_pic_t *pic = &immr->im_pic;
Jon Loeliger5c8aa972006-04-26 17:58:56 -050029
John Schmollera9cecd52011-03-10 16:09:26 -060030#ifdef CONFIG_POST
31 /*
32 * The POST word is stored in the PIC's TFRR register which gets
33 * cleared when the PIC is reset. Save it off so we can restore it
34 * later.
35 */
36 ulong post_word = post_word_load();
37#endif
38
Kumar Galabc1a0b42008-08-19 15:05:34 -050039 pic->gcr = MPC86xx_PICGCR_RST;
40 while (pic->gcr & MPC86xx_PICGCR_RST)
41 ;
42 pic->gcr = MPC86xx_PICGCR_MODE;
Jon Loeliger5c8aa972006-04-26 17:58:56 -050043
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044 *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
Christophe Leroy4a4750b2017-07-13 15:10:08 +020045 debug("interrupt init: tbclk() = %ld MHz, decrementer_count = %d\n",
Jon Loeligera1295442006-08-22 12:06:18 -050046 (get_tbclk() / 1000000),
Kumar Galabc1a0b42008-08-19 15:05:34 -050047 *decrementer_count);
Jon Loeliger465b9d82006-04-27 10:15:16 -050048
Jon Loeliger11c99582007-08-02 14:42:20 -050049#ifdef CONFIG_INTERRUPTS
Jon Loeliger11c99582007-08-02 14:42:20 -050050
51 pic->iivpr1 = 0x810001; /* 50220 enable mcm interrupts */
Marek Vasut46bc7f02011-10-21 14:17:27 +000052 debug("iivpr1@%p = %x\n", &pic->iivpr1, pic->iivpr1);
Jon Loeliger11c99582007-08-02 14:42:20 -050053
54 pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
Marek Vasut46bc7f02011-10-21 14:17:27 +000055 debug("iivpr2@%p = %x\n", &pic->iivpr2, pic->iivpr2);
Jon Loeliger11c99582007-08-02 14:42:20 -050056
57 pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
Marek Vasut46bc7f02011-10-21 14:17:27 +000058 debug("iivpr3@%p = %x\n", &pic->iivpr3, pic->iivpr3);
Jon Loeliger11c99582007-08-02 14:42:20 -050059
60#if defined(CONFIG_PCI1) || defined(CONFIG_PCIE1)
61 pic->iivpr8 = 0x810008; /* enable pcie1 interrupts */
Marek Vasut46bc7f02011-10-21 14:17:27 +000062 debug("iivpr8@%p = %x\n", &pic->iivpr8, pic->iivpr8);
Jon Loeliger11c99582007-08-02 14:42:20 -050063#endif
64#if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
65 pic->iivpr9 = 0x810009; /* enable pcie2 interrupts */
Marek Vasut46bc7f02011-10-21 14:17:27 +000066 debug("iivpr9@%p = %x\n", &pic->iivpr9, pic->iivpr9);
Jon Loeliger11c99582007-08-02 14:42:20 -050067#endif
68
69 pic->ctpr = 0; /* 40080 clear current task priority register */
70#endif
71
John Schmollera9cecd52011-03-10 16:09:26 -060072#ifdef CONFIG_POST
73 post_word_store(post_word);
74#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -050075}
76
Jon Loeliger5c8aa972006-04-26 17:58:56 -050077/*
78 * timer_interrupt - gets called when the decrementer overflows,
79 * with interrupts disabled.
80 * Trivial implementation - no need to be really accurate.
81 */
Jon Loeligera1295442006-08-22 12:06:18 -050082void timer_interrupt_cpu(struct pt_regs *regs)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050083{
84 /* nothing to do here */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050085}
86
Jon Loeliger5c8aa972006-04-26 17:58:56 -050087/*
88 * Install and free a interrupt handler. Not implemented yet.
89 */
Jon Loeligera1295442006-08-22 12:06:18 -050090void irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050091{
Jon Loeliger5c8aa972006-04-26 17:58:56 -050092}
93
Jon Loeligera1295442006-08-22 12:06:18 -050094void irq_free_handler(int vec)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095{
Jon Loeliger5c8aa972006-04-26 17:58:56 -050096}
97
Jon Loeliger8827a732006-05-31 13:55:35 -050098/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050099 * irqinfo - print information about PCI devices,not implemented.
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500100 */
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200101int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500102{
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500103 return 0;
104}
105
106/*
107 * Handle external interrupts
108 */
Jon Loeligera1295442006-08-22 12:06:18 -0500109void external_interrupt(struct pt_regs *regs)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500110{
111 puts("external_interrupt (oops!)\n");
112}