blob: a66cdc39567fcad2294d46fd011ff93fe1f2c030 [file] [log] [blame]
stroese9c9acf12003-05-23 11:28:55 +00001/*
Stefan Roese3e1f1b32005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
stroese9c9acf12003-05-23 11:28:55 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
stroese9c9acf12003-05-23 11:28:55 +000031/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020038#define CONFIG_BUBINGA 1 /* ...on a BUBINGA board */
stroese9c9acf12003-05-23 11:28:55 +000039
wdenkda55c6e2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
stroese9c9acf12003-05-23 11:28:55 +000041
42#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
43
44#define CONFIG_NO_SERIAL_EEPROM
45/*#undef CONFIG_NO_SERIAL_EEPROM*/
46/*----------------------------------------------------------------------------*/
stroese9c9acf12003-05-23 11:28:55 +000047#ifdef CONFIG_NO_SERIAL_EEPROM
48
49/*
50!-------------------------------------------------------------------------------
51! Defines for entry options.
52! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
53! are plugged in the board will be utilized as non-ECC DIMMs.
54!-------------------------------------------------------------------------------
55*/
56#define AUTO_MEMORY_CONFIG
57#define DIMM_READ_ADDR 0xAB
58#define DIMM_WRITE_ADDR 0xAA
59
60/*
61!-------------------------------------------------------------------------------
62! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
63! assuming a 33MHz input clock to the 405EP from the C9531.
64!-------------------------------------------------------------------------------
65*/
66#define PLLMR0_DEFAULT PLLMR0_266_133_66
67#define PLLMR1_DEFAULT PLLMR1_266_133_66
68
69#endif
70/*----------------------------------------------------------------------------*/
stroese9c9acf12003-05-23 11:28:55 +000071
Stefan Roese3e1f1b32005-08-01 16:49:12 +020072/*
73 * Define here the location of the environment variables (FLASH or NVRAM).
74 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
75 * supported for backward compatibility.
76 */
77#if 1
78#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
stroese9c9acf12003-05-23 11:28:55 +000079#else
Stefan Roese3e1f1b32005-08-01 16:49:12 +020080#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
stroese9c9acf12003-05-23 11:28:55 +000081#endif
82
Stefan Roese3e1f1b32005-08-01 16:49:12 +020083#define CONFIG_PREBOOT "echo;" \
84 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
85 "echo"
stroese9c9acf12003-05-23 11:28:55 +000086
Stefan Roese3e1f1b32005-08-01 16:49:12 +020087#undef CONFIG_BOOTARGS
stroese9c9acf12003-05-23 11:28:55 +000088
Stefan Roese3e1f1b32005-08-01 16:49:12 +020089#define CONFIG_EXTRA_ENV_SETTINGS \
90 "netdev=eth0\0" \
91 "hostname=bubinga\0" \
92 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010093 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020094 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010095 "addip=setenv bootargs ${bootargs} " \
96 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
97 ":${hostname}:${netdev}:off panic=1\0" \
98 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese3e1f1b32005-08-01 16:49:12 +020099 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100100 "bootm ${kernel_addr}\0" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200101 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100102 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
103 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200104 "bootm\0" \
105 "rootpath=/opt/eldk/ppc_4xx\0" \
106 "bootfile=/tftpboot/bubinga/uImage\0" \
107 "kernel_addr=fff80000\0" \
108 "ramdisk_addr=fff90000\0" \
109 "load=tftp 100000 /tftpboot/bubinga/u-boot.bin\0" \
110 "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
111 "cp.b 100000 fffc0000 40000;" \
112 "setenv filesize;saveenv\0" \
113 "upd=run load;run update\0" \
114 ""
115#define CONFIG_BOOTCOMMAND "run net_nfs"
stroese9c9acf12003-05-23 11:28:55 +0000116
117#if 0
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200118#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
stroese9c9acf12003-05-23 11:28:55 +0000119#else
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200120#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
stroese9c9acf12003-05-23 11:28:55 +0000121#endif
122
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200123#define CONFIG_BAUDRATE 115200
124
stroese9c9acf12003-05-23 11:28:55 +0000125#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
126#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
127
128#define CONFIG_MII 1 /* MII PHY management */
129#define CONFIG_PHY_ADDR 1 /* PHY address */
Stefan Roese00f0d962005-08-11 17:58:40 +0200130#define CONFIG_HAS_ETH1
131#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
132#define CONFIG_NET_MULTI 1
133#define CFG_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
stroese9c9acf12003-05-23 11:28:55 +0000134
Stefan Roese7f98aec2005-10-20 16:34:28 +0200135#define CONFIG_NETCONSOLE /* include NetConsole support */
136
stroese9c9acf12003-05-23 11:28:55 +0000137#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
138
stroese9c9acf12003-05-23 11:28:55 +0000139#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200140 CFG_CMD_ASKENV | \
stroese5ad6d4d2003-12-09 14:54:43 +0000141 CFG_CMD_CACHE | \
142 CFG_CMD_DATE | \
143 CFG_CMD_DHCP | \
144 CFG_CMD_EEPROM | \
145 CFG_CMD_ELF | \
146 CFG_CMD_I2C | \
stroese9c9acf12003-05-23 11:28:55 +0000147 CFG_CMD_IRQ | \
stroese5ad6d4d2003-12-09 14:54:43 +0000148 CFG_CMD_MII | \
149 CFG_CMD_NET | \
150 CFG_CMD_PCI | \
151 CFG_CMD_PING | \
152 CFG_CMD_REGINFO | \
153 CFG_CMD_SDRAM | \
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200154 CFG_CMD_SNTP )
stroese9c9acf12003-05-23 11:28:55 +0000155
156/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
157#include <cmd_confdefs.h>
158
159#undef CONFIG_WATCHDOG /* watchdog disabled */
160
161#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
162
163/*
164 * Miscellaneous configurable options
165 */
166#define CFG_LONGHELP /* undef to save memory */
167#define CFG_PROMPT "=> " /* Monitor Command Prompt */
168#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
169#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
170#else
171#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
172#endif
173#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
174#define CFG_MAXARGS 16 /* max number of command args */
175#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
176
177#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
178#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
179
180/*
181 * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
182 * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
183 * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
184 * The Linux BASE_BAUD define should match this configuration.
185 * baseBaud = cpuClock/(uartDivisor*16)
186 * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
187 * set Linux BASE_BAUD to 403200.
188 */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200189#undef CONFIG_SERIAL_SOFTWARE_FIFO
stroese9c9acf12003-05-23 11:28:55 +0000190#undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
191#undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
192#define CFG_BASE_BAUD 691200
193
194/* The following table includes the supported baudrates */
195#define CFG_BAUDRATE_TABLE \
196 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
197
198#define CFG_LOAD_ADDR 0x100000 /* default load address */
199#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
200
201#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
202
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200203#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200204#define CONFIG_LOOPW 1 /* enable loopw command */
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200205#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200206#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
207#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
208
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200209/*-----------------------------------------------------------------------
210 * I2C stuff
211 *-----------------------------------------------------------------------
212 */
stroese9c9acf12003-05-23 11:28:55 +0000213#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
214#undef CONFIG_SOFT_I2C /* I2C bit-banged */
215#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
216#define CFG_I2C_SLAVE 0x7F
217
stroese5ad6d4d2003-12-09 14:54:43 +0000218#define CFG_I2C_NOPROBES { 0x69 } /* avoid iprobe hangup (why?) */
219#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
220
221#if (CONFIG_COMMANDS & CFG_CMD_EEPROM)
222#define CFG_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
223#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
224#endif
225
stroese9c9acf12003-05-23 11:28:55 +0000226/*-----------------------------------------------------------------------
227 * PCI stuff
228 *-----------------------------------------------------------------------
229 */
230#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
231#define PCI_HOST_FORCE 1 /* configure as pci host */
232#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
233
234#define CONFIG_PCI /* include pci support */
235#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
236#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk57b2d802003-06-27 21:31:46 +0000237 /* resource configuration */
stroese5ad6d4d2003-12-09 14:54:43 +0000238#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
stroese9c9acf12003-05-23 11:28:55 +0000239
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200240#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
241#define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
stroese5ad6d4d2003-12-09 14:54:43 +0000242#define CFG_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
stroese9c9acf12003-05-23 11:28:55 +0000243#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
244#define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
245#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
246#define CFG_PCI_PTM2LA 0x00000000 /* disabled */
247#define CFG_PCI_PTM2MS 0x00000000 /* disabled */
248#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
249
250/*-----------------------------------------------------------------------
251 * External peripheral base address
252 *-----------------------------------------------------------------------
253 */
stroese9c9acf12003-05-23 11:28:55 +0000254#define CFG_KEY_REG_BASE_ADDR 0xF0100000
255#define CFG_IR_REG_BASE_ADDR 0xF0200000
256#define CFG_FPGA_REG_BASE_ADDR 0xF0300000
257
258/*-----------------------------------------------------------------------
259 * Start addresses for the final memory configuration
260 * (Set up by the startup code)
261 * Please note that CFG_SDRAM_BASE _must_ start at 0
262 */
263#define CFG_SDRAM_BASE 0x00000000
stroese9c9acf12003-05-23 11:28:55 +0000264#define CFG_SRAM_BASE 0xFFF00000
265#define CFG_FLASH_BASE 0xFFF80000
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200266#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
stroese9c9acf12003-05-23 11:28:55 +0000267#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200268#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
stroese9c9acf12003-05-23 11:28:55 +0000269
270/*
271 * For booting Linux, the board info and command line data
272 * have to be in the first 8 MB of memory, since this is
273 * the maximum mapped by the Linux kernel during initialization.
274 */
275#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200276
stroese9c9acf12003-05-23 11:28:55 +0000277/*-----------------------------------------------------------------------
278 * FLASH organization
279 */
280#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
281#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
282
283#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
284#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
285
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200286#define CFG_FLASH_ADDR0 0x5555
287#define CFG_FLASH_ADDR1 0x2aaa
288#define CFG_FLASH_WORD_SIZE unsigned char
289
stroese9c9acf12003-05-23 11:28:55 +0000290#ifdef CFG_ENV_IS_IN_FLASH
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200291#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
292#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
293#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
294
295/* Address and size of Redundant Environment Sector */
296#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
297#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
298#endif /* CFG_ENV_IS_IN_FLASH */
299
stroese9c9acf12003-05-23 11:28:55 +0000300/*-----------------------------------------------------------------------
301 * NVRAM organization
302 */
303#define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
304#define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
305
306#ifdef CFG_ENV_IS_IN_NVRAM
stroese5ad6d4d2003-12-09 14:54:43 +0000307#define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
stroese9c9acf12003-05-23 11:28:55 +0000308#define CFG_ENV_ADDR \
309 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
310#endif
311/*-----------------------------------------------------------------------
312 * Cache Configuration
313 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200314#define CFG_DCACHE_SIZE 16384 /* For AMCC 405EP CPU */
stroese9c9acf12003-05-23 11:28:55 +0000315#define CFG_CACHELINE_SIZE 32 /* ... */
316#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
317#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
318#endif
319
320/*
321 * Init Memory Controller:
322 *
323 * BR0/1 and OR0/1 (FLASH)
324 */
325
326#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
327#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
328
stroese9c9acf12003-05-23 11:28:55 +0000329/*-----------------------------------------------------------------------
330 * Definitions for initial stack pointer and data area (in data cache)
331 */
332/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
333#define CFG_TEMP_STACK_OCM 1
334
335/* On Chip Memory location */
336#define CFG_OCM_DATA_ADDR 0xF8000000
337#define CFG_OCM_DATA_SIZE 0x1000
338#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
339#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
340
341#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
342#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
343#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
344
345/*-----------------------------------------------------------------------
346 * External Bus Controller (EBC) Setup
347 */
348
349/* Memory Bank 0 (Flash/SRAM) initialization */
350#define CFG_EBC_PB0AP 0x04006000
351#define CFG_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
352
353/* Memory Bank 1 (NVRAM/RTC) initialization */
354#define CFG_EBC_PB1AP 0x04041000
355#define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
356
357/* Memory Bank 2 (not used) initialization */
358#define CFG_EBC_PB2AP 0x00000000
359#define CFG_EBC_PB2CR 0x00000000
360
361/* Memory Bank 2 (not used) initialization */
362#define CFG_EBC_PB3AP 0x00000000
363#define CFG_EBC_PB3CR 0x00000000
364
365/* Memory Bank 4 (FPGA regs) initialization */
366#define CFG_EBC_PB4AP 0x01815000
367#define CFG_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
368
369/*-----------------------------------------------------------------------
370 * Definitions for Serial Presence Detect EEPROM address
371 * (to get SDRAM settings)
372 */
373#define SPD_EEPROM_ADDRESS 0x55
374
375/*-----------------------------------------------------------------------
376 * Definitions for GPIO setup (PPC405EP specific)
377 *
378 * GPIO0[0] - External Bus Controller BLAST output
379 * GPIO0[1-9] - Instruction trace outputs
380 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
381 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
382 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
383 * GPIO0[24-27] - UART0 control signal inputs/outputs
384 * GPIO0[28-29] - UART1 data signal input/output
385 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
386 */
387#define CFG_GPIO0_OSRH 0x55555555
388#define CFG_GPIO0_OSRL 0x40000110
389#define CFG_GPIO0_ISR1H 0x00000000
390#define CFG_GPIO0_ISR1L 0x15555445
391#define CFG_GPIO0_TSRH 0x00000000
392#define CFG_GPIO0_TSRL 0x00000000
393#define CFG_GPIO0_TCR 0xFFFF8014
394
395/*-----------------------------------------------------------------------
396 * Some BUBINGA stuff...
397 */
398#define NVRAM_BASE 0xF0000000
399#define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
400#define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
401#define NVRVFY1 0x4f532d4f /* used to determine if state data in */
402#define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
403
404#define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
405#define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
406#define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
407#define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
408#define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
409#define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
410
411#define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
412#define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
413#define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
414#define FPGA_REG1_CLOCK_BIT_SHIFT 4
415#define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
416#define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
417#define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
418#define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
419
stroese9c9acf12003-05-23 11:28:55 +0000420/*
421 * Internal Definitions
422 *
423 * Boot Flags
424 */
425#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
426#define BOOTFLAG_WARM 0x02 /* Software reboot */
427
428#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
429#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
430#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
431#endif
432
433#endif /* __CONFIG_H */