blob: d088e440f638f7d9859cb2a48ba832745db71927 [file] [log] [blame]
Michal Simek2e53eb22022-09-19 14:21:02 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2021 - 2022, Xilinx, Inc.
4 * Copyright (C) 2022, Advanced Micro Devices, Inc.
5 *
6 * Michal Simek <michal.simek@amd.com>
7 */
8
Michal Simek2e53eb22022-09-19 14:21:02 +02009#include <init.h>
10#include <asm/armv8/mmu.h>
11#include <asm/cache.h>
12#include <asm/global_data.h>
13#include <asm/io.h>
14#include <asm/arch/hardware.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/cache.h>
Michal Simekafcb6402022-11-16 16:36:35 +010017#include <dm/platdata.h>
Michal Simek2e53eb22022-09-19 14:21:02 +020018
19DECLARE_GLOBAL_DATA_PTR;
20
21#define VERSAL_NET_MEM_MAP_USED 5
22
23#define DRAM_BANKS CONFIG_NR_DRAM_BANKS
24
25/* +1 is end of list which needs to be empty */
26#define VERSAL_NET_MEM_MAP_MAX (VERSAL_NET_MEM_MAP_USED + DRAM_BANKS + 1)
27
28static struct mm_region versal_mem_map[VERSAL_NET_MEM_MAP_MAX] = {
29 {
30 .virt = 0x80000000UL,
31 .phys = 0x80000000UL,
32 .size = 0x70000000UL,
33 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
34 PTE_BLOCK_NON_SHARE |
35 PTE_BLOCK_PXN | PTE_BLOCK_UXN
36 }, {
37 .virt = 0xf0000000UL,
38 .phys = 0xf0000000UL,
39 .size = 0x0fe00000UL,
40 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
41 PTE_BLOCK_NON_SHARE |
42 PTE_BLOCK_PXN | PTE_BLOCK_UXN
43 }, {
44 .virt = 0x400000000UL,
45 .phys = 0x400000000UL,
46 .size = 0x200000000UL,
47 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
48 PTE_BLOCK_NON_SHARE |
49 PTE_BLOCK_PXN | PTE_BLOCK_UXN
50 }, {
51 .virt = 0x600000000UL,
52 .phys = 0x600000000UL,
53 .size = 0x800000000UL,
54 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
55 PTE_BLOCK_INNER_SHARE
56 }, {
57 .virt = 0xe00000000UL,
58 .phys = 0xe00000000UL,
59 .size = 0xf200000000UL,
60 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
61 PTE_BLOCK_NON_SHARE |
62 PTE_BLOCK_PXN | PTE_BLOCK_UXN
63 }
64};
65
66void mem_map_fill(void)
67{
68 int banks = VERSAL_NET_MEM_MAP_USED;
69
70 for (int i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
71 /* Zero size means no more DDR that's this is end */
72 if (!gd->bd->bi_dram[i].size)
73 break;
74
75 versal_mem_map[banks].virt = gd->bd->bi_dram[i].start;
76 versal_mem_map[banks].phys = gd->bd->bi_dram[i].start;
77 versal_mem_map[banks].size = gd->bd->bi_dram[i].size;
78 versal_mem_map[banks].attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
79 PTE_BLOCK_INNER_SHARE;
80 banks = banks + 1;
81 }
82}
83
84struct mm_region *mem_map = versal_mem_map;
85
86u64 get_page_table_size(void)
87{
88 return 0x14000;
89}
Michal Simekafcb6402022-11-16 16:36:35 +010090
91U_BOOT_DRVINFO(soc_xilinx_versal_net) = {
92 .name = "soc_xilinx_versal_net",
93};