blob: 24d031947a3c00da352fee8b50d5ad38e2d93dfa [file] [log] [blame]
Ramon Friede43d8e72018-05-16 12:13:40 +03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * TLMM driver for Qualcomm APQ8016, APQ8096
4 *
5 * (C) Copyright 2018 Ramon Fried <ramon.fried@gmail.com>
6 *
7 */
8
Ramon Friede43d8e72018-05-16 12:13:40 +03009#include <dm.h>
10#include <errno.h>
11#include <asm/io.h>
Sumit Gargb7572e52022-07-27 13:52:04 +053012#include <dm/device_compat.h>
Caleb Connolly506eb532023-11-14 12:55:40 +000013#include <dm/device-internal.h>
Sumit Gargb7572e52022-07-27 13:52:04 +053014#include <dm/lists.h>
Caleb Connollyfabb8972023-11-14 12:55:42 +000015#include <asm/gpio.h>
Ramon Friede43d8e72018-05-16 12:13:40 +030016#include <dm/pinctrl.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060017#include <linux/bitops.h>
Caleb Connolly190005c2024-02-26 17:26:17 +000018#include <linux/bug.h>
Caleb Connollyfabb8972023-11-14 12:55:42 +000019#include <mach/gpio.h>
20
Caleb Connolly506eb532023-11-14 12:55:40 +000021#include "pinctrl-qcom.h"
Ramon Friede43d8e72018-05-16 12:13:40 +030022
23struct msm_pinctrl_priv {
24 phys_addr_t base;
25 struct msm_pinctrl_data *data;
26};
27
Caleb Connollyfabb8972023-11-14 12:55:42 +000028#define GPIO_CONFIG_REG(priv, x) \
29 (qcom_pin_offset((priv)->data->pin_data.pin_offsets, x))
30
Sumit Gargadc3bcb2024-04-12 15:24:35 +053031#define GPIO_IN_OUT_REG(priv, x) \
32 (GPIO_CONFIG_REG(priv, x) + 0x4)
33
34#define TLMM_GPIO_PULL_MASK GENMASK(1, 0)
35#define TLMM_FUNC_SEL_MASK GENMASK(5, 2)
36#define TLMM_DRV_STRENGTH_MASK GENMASK(8, 6)
37#define TLMM_GPIO_OUTPUT_MASK BIT(1)
38#define TLMM_GPIO_OE_MASK BIT(9)
39
40/* GPIO register shifts. */
41#define GPIO_OUT_SHIFT 1
Ramon Friede43d8e72018-05-16 12:13:40 +030042
43static const struct pinconf_param msm_conf_params[] = {
Sumit Gargfd1ad932023-02-01 19:28:52 +053044 { "drive-strength", PIN_CONFIG_DRIVE_STRENGTH, 2 },
Ramon Friede43d8e72018-05-16 12:13:40 +030045 { "bias-disable", PIN_CONFIG_BIAS_DISABLE, 0 },
Sumit Gargfd1ad932023-02-01 19:28:52 +053046 { "bias-pull-up", PIN_CONFIG_BIAS_PULL_UP, 3 },
Neil Armstrongd3eed4b2024-05-28 10:31:53 +020047 { "bias-pull-down", PIN_CONFIG_BIAS_PULL_UP, 1 },
Sumit Gargadc3bcb2024-04-12 15:24:35 +053048 { "output-high", PIN_CONFIG_OUTPUT, 1, },
49 { "output-low", PIN_CONFIG_OUTPUT, 0, },
Ramon Friede43d8e72018-05-16 12:13:40 +030050};
51
52static int msm_get_functions_count(struct udevice *dev)
53{
54 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
55
56 return priv->data->functions_count;
57}
58
59static int msm_get_pins_count(struct udevice *dev)
60{
61 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
62
Caleb Connollyfabb8972023-11-14 12:55:42 +000063 return priv->data->pin_data.pin_count;
Ramon Friede43d8e72018-05-16 12:13:40 +030064}
65
66static const char *msm_get_function_name(struct udevice *dev,
67 unsigned int selector)
68{
69 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
70
71 return priv->data->get_function_name(dev, selector);
72}
73
74static int msm_pinctrl_probe(struct udevice *dev)
75{
76 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
77
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +090078 priv->base = dev_read_addr(dev);
Caleb Connollyfabb8972023-11-14 12:55:42 +000079 priv->data = (struct msm_pinctrl_data *)dev_get_driver_data(dev);
Ramon Friede43d8e72018-05-16 12:13:40 +030080
81 return priv->base == FDT_ADDR_T_NONE ? -EINVAL : 0;
82}
83
84static const char *msm_get_pin_name(struct udevice *dev, unsigned int selector)
85{
86 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
87
88 return priv->data->get_pin_name(dev, selector);
89}
90
91static int msm_pinmux_set(struct udevice *dev, unsigned int pin_selector,
92 unsigned int func_selector)
93{
94 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
Varadarajan Narayanane7f07e02025-02-26 12:15:02 +053095 int func = priv->data->get_function_mux(pin_selector, func_selector);
96
97 if (func < 0)
98 return func;
Ramon Friede43d8e72018-05-16 12:13:40 +030099
Caleb Connolly190005c2024-02-26 17:26:17 +0000100 /* Always NOP for special pins, assume they're in the correct state */
101 if (qcom_is_special_pin(&priv->data->pin_data, pin_selector))
102 return 0;
103
Caleb Connollyfabb8972023-11-14 12:55:42 +0000104 clrsetbits_le32(priv->base + GPIO_CONFIG_REG(priv, pin_selector),
Sumit Gargadc3bcb2024-04-12 15:24:35 +0530105 TLMM_FUNC_SEL_MASK | TLMM_GPIO_OE_MASK, func << 2);
Ramon Friede43d8e72018-05-16 12:13:40 +0300106 return 0;
107}
108
Neil Armstrong0154d922024-05-28 10:31:55 +0200109static int msm_pinconf_set_special(struct msm_pinctrl_priv *priv, unsigned int pin_selector,
110 unsigned int param, unsigned int argument)
111{
112 unsigned int offset = pin_selector - priv->data->pin_data.special_pins_start;
113 const struct msm_special_pin_data *data;
114
115 if (!priv->data->pin_data.special_pins_data)
116 return 0;
117
118 data = &priv->data->pin_data.special_pins_data[offset];
119
120 switch (param) {
121 case PIN_CONFIG_DRIVE_STRENGTH:
122 argument = (argument / 2) - 1;
123 clrsetbits_le32(priv->base + data->ctl_reg,
124 GENMASK(2, 0) << data->drv_bit,
125 argument << data->drv_bit);
126 break;
127 case PIN_CONFIG_BIAS_DISABLE:
128 clrbits_le32(priv->base + data->ctl_reg,
129 TLMM_GPIO_PULL_MASK << data->pull_bit);
130 break;
131 case PIN_CONFIG_BIAS_PULL_UP:
132 clrsetbits_le32(priv->base + data->ctl_reg,
133 TLMM_GPIO_PULL_MASK << data->pull_bit,
134 argument << data->pull_bit);
135 break;
136 default:
137 return 0;
138 }
139
140 return 0;
141}
142
Ramon Friede43d8e72018-05-16 12:13:40 +0300143static int msm_pinconf_set(struct udevice *dev, unsigned int pin_selector,
144 unsigned int param, unsigned int argument)
145{
146 struct msm_pinctrl_priv *priv = dev_get_priv(dev);
147
Caleb Connolly190005c2024-02-26 17:26:17 +0000148 if (qcom_is_special_pin(&priv->data->pin_data, pin_selector))
Neil Armstrong0154d922024-05-28 10:31:55 +0200149 return msm_pinconf_set_special(priv, pin_selector, param, argument);
Caleb Connolly190005c2024-02-26 17:26:17 +0000150
Ramon Friede43d8e72018-05-16 12:13:40 +0300151 switch (param) {
152 case PIN_CONFIG_DRIVE_STRENGTH:
Sumit Gargfd1ad932023-02-01 19:28:52 +0530153 argument = (argument / 2) - 1;
Caleb Connollyfabb8972023-11-14 12:55:42 +0000154 clrsetbits_le32(priv->base + GPIO_CONFIG_REG(priv, pin_selector),
Ramon Friede43d8e72018-05-16 12:13:40 +0300155 TLMM_DRV_STRENGTH_MASK, argument << 6);
156 break;
157 case PIN_CONFIG_BIAS_DISABLE:
Caleb Connollyfabb8972023-11-14 12:55:42 +0000158 clrbits_le32(priv->base + GPIO_CONFIG_REG(priv, pin_selector),
Ramon Friede43d8e72018-05-16 12:13:40 +0300159 TLMM_GPIO_PULL_MASK);
160 break;
Sumit Gargfd1ad932023-02-01 19:28:52 +0530161 case PIN_CONFIG_BIAS_PULL_UP:
Caleb Connollyfabb8972023-11-14 12:55:42 +0000162 clrsetbits_le32(priv->base + GPIO_CONFIG_REG(priv, pin_selector),
Sumit Gargfd1ad932023-02-01 19:28:52 +0530163 TLMM_GPIO_PULL_MASK, argument);
164 break;
Sumit Gargadc3bcb2024-04-12 15:24:35 +0530165 case PIN_CONFIG_OUTPUT:
166 writel(argument << GPIO_OUT_SHIFT,
167 priv->base + GPIO_IN_OUT_REG(priv, pin_selector));
168 setbits_le32(priv->base + GPIO_CONFIG_REG(priv, pin_selector),
169 TLMM_GPIO_OE_MASK);
170 break;
Ramon Friede43d8e72018-05-16 12:13:40 +0300171 default:
172 return 0;
173 }
174
175 return 0;
176}
177
Caleb Connolly506eb532023-11-14 12:55:40 +0000178struct pinctrl_ops msm_pinctrl_ops = {
Ramon Friede43d8e72018-05-16 12:13:40 +0300179 .get_pins_count = msm_get_pins_count,
180 .get_pin_name = msm_get_pin_name,
181 .set_state = pinctrl_generic_set_state,
182 .pinmux_set = msm_pinmux_set,
183 .pinconf_num_params = ARRAY_SIZE(msm_conf_params),
184 .pinconf_params = msm_conf_params,
185 .pinconf_set = msm_pinconf_set,
186 .get_functions_count = msm_get_functions_count,
187 .get_function_name = msm_get_function_name,
188};
189
Caleb Connolly506eb532023-11-14 12:55:40 +0000190int msm_pinctrl_bind(struct udevice *dev)
Sumit Gargb7572e52022-07-27 13:52:04 +0530191{
192 ofnode node = dev_ofnode(dev);
Caleb Connolly506eb532023-11-14 12:55:40 +0000193 struct msm_pinctrl_data *data = (struct msm_pinctrl_data *)dev_get_driver_data(dev);
194 struct driver *drv;
195 struct udevice *pinctrl_dev;
Sumit Gargb7572e52022-07-27 13:52:04 +0530196 const char *name;
197 int ret;
198
Caleb Connolly190005c2024-02-26 17:26:17 +0000199 if (!data->pin_data.special_pins_start)
200 dev_warn(dev, "Special pins start index not defined!\n");
201
Caleb Connolly506eb532023-11-14 12:55:40 +0000202 drv = lists_driver_lookup_name("pinctrl_qcom");
203 if (!drv)
204 return -ENOENT;
205
206 ret = device_bind_with_driver_data(dev_get_parent(dev), drv, ofnode_get_name(node), (ulong)data,
207 dev_ofnode(dev), &pinctrl_dev);
208 if (ret)
209 return ret;
210
Sumit Gargb7572e52022-07-27 13:52:04 +0530211 ofnode_get_property(node, "gpio-controller", &ret);
212 if (ret < 0)
213 return 0;
214
215 /* Get the name of gpio node */
216 name = ofnode_get_name(node);
217 if (!name)
218 return -EINVAL;
219
Caleb Connollyfabb8972023-11-14 12:55:42 +0000220 drv = lists_driver_lookup_name("gpio_msm");
221 if (!drv) {
222 printf("Can't find gpio_msm driver\n");
223 return -ENODEV;
224 }
225
226 /* Bind gpio device as a child of the pinctrl device */
227 ret = device_bind_with_driver_data(pinctrl_dev, drv,
228 name, (ulong)&data->pin_data, node, NULL);
Caleb Connolly506eb532023-11-14 12:55:40 +0000229 if (ret) {
230 device_unbind(pinctrl_dev);
Sumit Gargb7572e52022-07-27 13:52:04 +0530231 return ret;
Caleb Connolly506eb532023-11-14 12:55:40 +0000232 }
Sumit Gargb7572e52022-07-27 13:52:04 +0530233
234 return 0;
235}
236
Caleb Connolly506eb532023-11-14 12:55:40 +0000237U_BOOT_DRIVER(pinctrl_qcom) = {
238 .name = "pinctrl_qcom",
Ramon Friede43d8e72018-05-16 12:13:40 +0300239 .id = UCLASS_PINCTRL,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700240 .priv_auto = sizeof(struct msm_pinctrl_priv),
Ramon Friede43d8e72018-05-16 12:13:40 +0300241 .ops = &msm_pinctrl_ops,
242 .probe = msm_pinctrl_probe,
Ramon Friede43d8e72018-05-16 12:13:40 +0300243};